#### **TS321**

ZHCSI87D-DECEMBER 2005-REVISED MAY 2018

# TS321 低功耗单路运算放大器

- 1 特性
- 宽电源范围
  - 3V 至 30V 的单电源供电范围
  - ±1.5 V 至 ±15 V 的双电源供电范围
- 从 0V 至 3.5V(最低值)(V<sub>cc</sub> = 5 V)的大输出电 压摆幅
- 低电源电流: 500µA (典型值)
- 低输入偏置电流: 20nA (典型值)
- 与高容式负载一起工作时保持稳定
- 2 应用
- 台式计算机
- HVAC: 采暖、通风和空调
- 便携式媒体播放器
- 冰箱
- 洗衣机: 高端和低端

# 3 说明

TS321 是一种双极运算放大器,适用于注重节省空间的成本敏感型 应用。

#### 器件信息<sup>(1)</sup>

| 器件型号  | 封装         | 封装尺寸(标称值)       |  |  |  |  |  |
|-------|------------|-----------------|--|--|--|--|--|
| TS321 | SOIC (8)   | 4.90mm × 3.90mm |  |  |  |  |  |
| 10021 | SOT-23 (5) | 2.90mm × 1.60mm |  |  |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。





# 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   |                                    |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications4                       |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information: TS321 4       |
|   | 6.5  | Electrical Characteristics5        |
|   | 6.6  | Typical Characteristics 7          |
| 7 | Deta | ailed Description8                 |
|   | 7.1  | Overview 8                         |

|    | 7.2  | Functional Block Diagram    | 8  |
|----|------|-----------------------------|----|
|    |      | Feature Description         |    |
|    | 7.4  | Device Functional Modes     | 9  |
| 8  | Арр  | lication and Implementation | 10 |
|    | 8.1  | Application Information     | 10 |
|    | 8.2  | Typical Application         | 10 |
| 9  |      | er Supply Recommendations   |    |
| 10 | Lay  | out                         | 12 |
|    | 10.1 | Layout Guidelines           | 12 |
|    | 10.2 | Layout Example              | 12 |
| 11 |      | 和文档支持                       |    |
|    | 11.1 | 文档支持                        | 14 |
|    | 11.2 | 商标                          | 14 |
|    | 11.3 | 静电放电警告                      | 14 |
|    | 11.4 | 术语表                         | 14 |
|    |      |                             |    |

# 4 修订历史记录

| Changes from Revision C (April 2015) to Revision D    | Page |
|-------------------------------------------------------|------|
| • 在器件信息表中将 SOIC 封装引脚数量从"SOIC (14)"更正为"SOIC (8)"       | 1    |
| Changes from Revision B (December 2013) to Revision C | Page |

| • | 已添加 引脚配置和功能 部分、 | ESD 额定值 表、 | 特性 说明 部分、 | 器件功能模式、 | 应用和实施 部分、 | 电源相关建议 部 |   |
|---|-----------------|------------|-----------|---------|-----------|----------|---|
|   | 分、布局 部分、器件和文档支  | 持部分以及机械、   | 封装和可订购信   | 息 部分    |           |          | 1 |

# 5 Pin Configuration and Functions



NC - no internal connection

DBV Package 5-Pin SOT-23 (Top View) OUT 1 V<sub>cc-2</sub> IN+3 4 IN-

### **Pin Functions**

| PIN               |      | I/O DESCRIPTION |   |                 |
|-------------------|------|-----------------|---|-----------------|
| NAME              | SOIC | SOT-23          |   | DESCRIPTION     |
| IN-               | 2    | 4               | I | Negative input  |
| IN+               | 3    | 3               | I | Positive input  |
|                   | 1    |                 |   |                 |
| NC                | 5    | _               | _ | Do not connect  |
|                   | 8    |                 |   |                 |
| OUT               | 6    | 1               | 0 | Output          |
| V <sub>CC</sub> - | 4    | 2               | _ | Negative supply |
| V <sub>CC+</sub>  | 7    | 5               | — | Positive supply |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                |               | MIN  | MAX       | UNIT |
|----------------------------------------------------------------|---------------|------|-----------|------|
| Supply voltage V                                               | Single supply |      | 32        | V    |
| Supply voltage, V <sub>CC</sub>                                | Dual supplies |      | ±16       | v    |
| Differential input voltage <sup>(2)</sup> ,V <sub>ID</sub>     |               |      | ±32       | V    |
| Input voltage range <sup>(3)</sup> , V <sub>I</sub>            |               | -0.3 | 32        | V    |
| Input current, I <sub>IK</sub>                                 |               |      | 50        | mA   |
| Duration of output short circuit to ground, t <sub>short</sub> |               |      | Unlimited |      |
| Operating virtual junction temperature, T <sub>J</sub>         |               |      | 150       | °C   |
| Storage temperature, T <sub>stg</sub>                          |               | -65  | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Differential voltages are at IN+ with respect to IN-.

(3) Input voltages are at IN with respect to  $V_{CC-}$ .

### 6.2 ESD Ratings

|                    |                         |                                                                          | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>        | ±2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{(2)}$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

|                 |                                |               | MIN  | MAX | UNIT |
|-----------------|--------------------------------|---------------|------|-----|------|
| V               | Supply voltage                 | Single supply | 3    | 30  | V    |
| V <sub>CC</sub> |                                | Dual supply   | ±1.5 | ±15 | v    |
| T <sub>A</sub>  | Operating free-air temperature |               | -40  | 125 | °C   |

#### 6.4 Thermal Information: TS321

|                                                         | L I      | r\$321       |      |
|---------------------------------------------------------|----------|--------------|------|
| THERMAL METRIC <sup>(1)</sup> <sup>(2)(3)</sup>         | D (SOIC) | DBV (SOT-23) | UNIT |
|                                                         | 5 PINS   | 5 PINS       |      |
| R <sub>0JA</sub> Junction-to-ambient thermal resistance | 97       | 206          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) Maximum power dissipation is a function of TJ(max), qJA, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is PD = [TJ(max) – TA] / qJA. Selecting the maximum of 150°C can effect reliability.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.5 Electrical Characteristics

|                  | PARAMETER                         | TEST CONE                                                                                                                                                       | DITIONS                     | MIN  | TYP    | MAX                | UNIT   |  |
|------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|--------|--------------------|--------|--|
| V <sub>IO</sub>  | Input offset voltage              | R <sub>S</sub> = 0, 5 V < V <sub>CC+</sub> < 30 V                                                                                                               | T <sub>A</sub> = 25°C       |      | 0.5    | 4                  | mV     |  |
| V IO             | liput oliset voltage              | $0 < V_{IC} < (V_{CC+} - 1.5 V)$                                                                                                                                | T <sub>A</sub> = Full range |      |        | 5                  | IIIV   |  |
|                  | Input offect ourrent              | T <sub>A</sub> = 25°C                                                                                                                                           |                             |      | 2      | 30                 | 5      |  |
| 10               | Input offset current              | T <sub>A</sub> = Full range                                                                                                                                     |                             |      |        | 50                 | nA     |  |
| 1                | Input bias current <sup>(1)</sup> | T <sub>A</sub> = 25°C                                                                                                                                           |                             |      | 20     | 150                | 54     |  |
| I <sub>IB</sub>  |                                   | T <sub>A</sub> = Full range                                                                                                                                     |                             |      |        | 200                | nA     |  |
| Δ                | Large-signal differential         | $V_{CC}$ = 15 V, R <sub>L</sub> = 2 k $\Omega$                                                                                                                  | T <sub>A</sub> = 25°C       | 50   | 100    |                    | V/m\   |  |
| A <sub>VD</sub>  | voltage amplification             | $V_0 = 1.4 \text{ V} \text{ to } 11.4 \text{ V}$                                                                                                                | T <sub>A</sub> = Full range | 25   |        |                    | V/IIIV |  |
| 1                | Common-mode input                 | V <sub>CC</sub> = 30 V                                                                                                                                          | T <sub>A</sub> = 25°C       | 0    |        | $V_{CC^{+}} - 1.5$ | 5 V    |  |
| V <sub>ICR</sub> | voltage <sup>(2)</sup>            | VCC - 50 V                                                                                                                                                      | T <sub>A</sub> = Full range | 0    |        | $V_{CC^+} - 2$     | v      |  |
|                  |                                   | V <sub>CC</sub> = 30 V                                                                                                                                          | T <sub>A</sub> = 25°C       | 26   | 27     |                    |        |  |
|                  |                                   | $R_L = 2 k\Omega$                                                                                                                                               | T <sub>A</sub> = Full range | 25.5 |        |                    |        |  |
| V <sub>он</sub>  | High-level output voltage         | V <sub>CC</sub> = 30 V                                                                                                                                          | T <sub>A</sub> = 25°C       | 27   | 28     |                    | V      |  |
| VОН              | nigh-level output voltage         | $R_L = 10 k\Omega$                                                                                                                                              | T <sub>A</sub> = Full range | 26.5 |        |                    | v      |  |
|                  |                                   | V <sub>CC</sub> = 5 V                                                                                                                                           | T <sub>A</sub> = 25°C       | 3.5  |        |                    |        |  |
|                  |                                   | $R_L = 2 k\Omega$                                                                                                                                               | T <sub>A</sub> = Full range | 3    |        |                    |        |  |
|                  | Low-level output voltage          | R <sub>I</sub> = 10 kΩ                                                                                                                                          | T <sub>A</sub> = 25°C       |      | 5      | 15                 | mV     |  |
| V <sub>OL</sub>  | Low-level output voltage          |                                                                                                                                                                 | T <sub>A</sub> = Full range |      |        | 20                 | IIIV   |  |
| GBP              | Gain bandwidth product            | V <sub>CC</sub> = 30 V, V <sub>I</sub> = 10 mV, R <sub>L</sub> =<br>f = 100 kHz, C <sub>L</sub> = 100 pF<br>T <sub>A</sub> = 25°C                               | = 2 kΩ                      |      | 0.8    |                    | MHz    |  |
| SR               | Slew rate                         | $V_{CC} = 15 \text{ V}, \text{ V}_{I} = 0.5 \text{ V} \text{ to } 3 \text{ V}$<br>$C_{L} = 100 \text{ pF}, \text{ unity gain},$<br>$T_{A} = 25^{\circ}\text{C}$ | , R <sub>L</sub> = 2 kΩ,    |      | 0.4    |                    | V/µs   |  |
| ₽m               | Phase margin                      | $T_A = 25^{\circ}C$                                                                                                                                             |                             |      | 60     |                    | ٥      |  |
| CMRR             | Common-mode rejection ratio       | R <sub>S</sub> ≤ 10 kΩ<br>T <sub>A</sub> = 25°C                                                                                                                 |                             | 65   | 85     |                    | dB     |  |
| SOURCE           | Output source current             | $V_{CC} = 15 \text{ V}, \text{ V}_{O} = 2 \text{ V}, \text{ V}_{ID} = 1$<br>$T_{A} = 25^{\circ}\text{C}$                                                        | 1 V                         | 20   | 40     |                    | mA     |  |
| I                | Output sink current               | $V_{CC} = 15 \text{ V}, V_{ID} = 1 \text{ V}$<br>$V_{O} = 2 \text{ V}$<br>$T_{A} = 25^{\circ}\text{C}$                                                          |                             | 10   | 20     |                    | mA     |  |
| SINK             |                                   | $V_{CC} = 15 \text{ V}, V_{ID} = 1 \text{ V}$<br>$V_{O} = 0.2 \text{ V}$<br>$T_{A} = 25^{\circ}\text{C}$                                                        |                             | 12   | 50     |                    | μA     |  |
| 0                | Short-circuit to GND              | V <sub>CC</sub> = 15 V, T <sub>A</sub> = 25°C                                                                                                                   |                             |      | 40     | 60                 | mA     |  |
| SVR              | Supply-voltage rejection ratio    | $V_{CC}$ = 5 V to 30 V, $T_A$ = 25°C                                                                                                                            | ;                           | 65   | 110    |                    | dB     |  |
|                  |                                   | $V_{CC} = 5 V$<br>T <sub>A</sub> = 25°C, no load                                                                                                                |                             |      | 500    | 800                |        |  |
| сс               | Total supply current              | $V_{CC} = 30 V$<br>$T_A = 25^{\circ}C$ , no load                                                                                                                |                             |      | 600    | 900                | μA     |  |
|                  | istal supply suffer               | $V_{CC} = 5 V$<br>$T_A = full range, no load$ 600                                                                                                               |                             | 900  | μη     |                    |        |  |
|                  |                                   | $V_{CC} = 30 V$<br>T <sub>A</sub> = full range, no load                                                                                                         |                             |      |        | 1000               |        |  |
| THD              | Total harmonic distortion         | $V_{CC} = 30 V, V_{O} = 2 V_{pp}, A_{V} = R_{L} = 2 k, f = 1 kHz, C_{L} = 100$                                                                                  | 20 dB<br>pF, T₄ = 25°C      | (    | 0.015% |                    |        |  |

 $V_{CC+}$  = 5 V,  $V_{CC-}$  = GND,  $V_0$  = 1.4 V (unless otherwise noted)

(1) The direction of the input current is out of the device. This current essentially is constant, independent of the state of the output, so no loading change exists on the input lines.

(2) The input common-mode voltage of either input signal should not be allowed to go negative by more than 0.3 V. The upper end of the common-mode voltage range is  $V_{CC+} - 1.5$  V, but either or both inputs can go to 32 V without damage.

## **Electrical Characteristics (continued)**

 $V_{CC+}$  = 5 V,  $V_{CC-}$  = GND,  $V_{O}$  = 1.4 V (unless otherwise noted)

| PARAMETER                                     | TEST CONDITIONS                                                                    | MIN | TYP | MAX | UNIT |
|-----------------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| e <sub>N</sub> Equivalent input noise voltage | $V_{CC}$ = 30 V, f = 1 kHz, R <sub>S</sub> = 100 $\Omega$<br>T <sub>A</sub> = 25°C |     | 50  |     |      |

### 6.6 Typical Characteristics



<sup>(1)</sup> Short circuits from outputs to VCC can cause excessive heating and eventual destruction.

## 7 Detailed Description

### 7.1 Overview

The TS321 is a single-channel operational amplifier. The device can handle a single supply between 3 V and 30 V or a dual-supply between  $\pm 1.5$  V and  $\pm 15$  V. Available in the small SOT-23 package, the TS321 is great for saving space in any application.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Operating Voltage

The TS321 can be powered from a single supply between 3 V and 30 V or a dual-supply between  $\pm 1.5$  V and  $\pm 15$  V.

#### 7.3.2 Gain Bandwidth Product

Gain bandwidth product is found by multiplying a measured bandwidth of the amplifier by the gain at which that bandwidth was measured. The TS321 has a gain bandwidth of 0.8 MHz.

#### 7.3.3 Slew Rate

The slew rate is the rate at which an operational amplifier can change the output when there is a change on the input. The TS321 has a 0.4-V/ $\mu$ s slew rate.

### Feature Description (接下页)

#### 7.3.4 Input Common-Mode Range

The valid common-mode range is from device ground pin to VCC - 1.5 V (VCC - 2 V across temperature). Inputs may exceed VCC up to the maximum VCC without device damage. At least one input must be in the valid input common-mode range for output to be correct phase. If both inputs exceed valid range then output phase is undefined. If either input is less than -0.3 V then input current must be limited to 1 mA and output phase is undefined.

#### 7.3.5 Stability With High Capacitive Loads

Operational amplifiers have reduced phase margin when there is a direct capacitance on the output. The stability is affected most when the amplifier is set to unity gain. Small signal response to a step input of 100 mV reveals the loop stability with a range of capacitors. See SLVA381 to correlate response waveform to phase margin. The responses at 1 nF or less indicate acceptable phase margin. The responses at 1 uF and above indicate good phase margin.



图 7. Small-Signal Response

#### 7.4 Device Functional Modes

The TS321 is powered on when the supply is connected. This device can operate as a single-supply operational amplifier or dual-supply amplifier depending on the application.

### 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TS321 operational amplifier is useful in a wide range of signal conditioning applications. Inputs can be powered before VCC for flexibility in multiple supply circuits.

#### 8.2 Typical Application

A typical application for an operational amplifier in an inverting amplifier. This amplifier takes a positive voltage on the input, and makes the voltage a negative voltage of the same magnitude. In the same manner, the amplifier makes negative voltages positive.



图 8. Typical Application Schematic

#### 8.2.1 Design Requirements

The supply voltage must be selected such that the supply voltage is larger than the input voltage range and output range. For instance, this application scales a signal of  $\pm 0.5$  V to  $\pm 1.8$  V. Setting the supply at  $\pm 12$  V is sufficient to accommodate this application.

#### 8.2.2 Detailed Design Procedure

Determine the gain required by the inverting amplifier:

$$A_{V} = \frac{VOUT}{VIN}$$
(1)  
$$A_{V} = \frac{1.8}{-0.5} = -3.6$$
(2)

Once the desired gain is determined, select a value for RI or RF. Selecting a value in the kilohm range is desirable because the amplifier circuit uses currents in the milliamp range. This ensures the part does not draw too much current. This example selects 10 k $\Omega$  for RI which means 36 k $\Omega$  is be used for RF. This is determined by  $\Delta \vec{x}$  3.

$$A_{V} = -\frac{RF}{RI}$$
(3)

## Typical Application (接下页)

# 8.2.3 Application Curve



图 9. Input and Output Voltages of the Inverting Amplifier

### 9 Power Supply Recommendations

The TS321 is specified to operate between 3 V and 30 V or a dual supply between ±1.5 V and ±15 V.

Supply voltages larger than 32 V for a single supply, or outside the range of  $\pm 16$  V for a dual supply can permanently damage the device (see the *Absolute Maximum Ratings*).

CAUTION

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout* section.

### 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as
  opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout Example*.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### **10.2 Layout Example**



图 10. Operational Amplifier Schematic for Noninverting Configuration





## 11 器件和文档支持

### 11.1 文档支持

## 11.1.1 相关文档

有关详细信息,请参阅以下内容:

- 简化稳定性检查
- 《电路板布局布线技巧》 •

### 11.2 商标

All trademarks are the property of their respective owners.

### 11.3 静电放电警告



▶ 这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

### 11.4 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                    |              |                |         |
| TS321ID          | ACTIVE | SOIC         | D       | 8    | 75      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SR3211         | Samples |
| TS321IDBVR       | ACTIVE | SOT-23       | DBV     | 5    | 3000    | RoHS & Green | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 125   | (9C1G, 9C1S)   | Samples |
| TS321IDBVRE4     | ACTIVE | SOT-23       | DBV     | 5    | 3000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 9C1G           | Samples |
| TS321IDBVRG4     | ACTIVE | SOT-23       | DBV     | 5    | 3000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 9C1G           | Samples |
| TS321IDBVT       | ACTIVE | SOT-23       | DBV     | 5    | 250     | RoHS & Green | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 125   | (9C1G, 9C1S)   | Samples |
| TS321IDR         | ACTIVE | SOIC         | D       | 8    | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | SR3211         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

## PACKAGE OPTION ADDENDUM

10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

23-Jul-2021

#### TAPE AND REEL INFORMATION



\*All dimensions are nominal



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS321IDBVR   | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS321IDBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS321IDBVRG4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS321IDBVT   | SOT-23          | DBV                | 5 | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS321IDBVT   | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TS321IDR     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

23-Jul-2021



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS321IDBVR   | SOT-23       | DBV             | 5    | 3000 | 202.0       | 201.0      | 28.0        |
| TS321IDBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TS321IDBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TS321IDBVT   | SOT-23       | DBV             | 5    | 250  | 202.0       | 201.0      | 28.0        |
| TS321IDBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TS321IDR     | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# **DBV0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.

# **DBV0005A**

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

# **D0008A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.

- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MS-012, variation AA.

# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>9.</sup> Board assembly site may have different recommendations for stencil design.