# ULTRALOW QUIESCENT CURRENT 250-mA LOW DROPOUT VOLTAGE REGULATORS

## FEATURES

- 250-mA Low Dropout Voltage Regulator
- Available in 1.5 V, 1.8 V, 2.5 V, 2.7 V, 2.8 V, 3.0 V, 3.3 V, 5.0 V Fixed Output and Adjustable Versions
- Dropout Voltage to 140 mV (Typ) at 250 mA (TPS76650)
- Ultralow 35-µA Typical Quiescent Current
- 3% Tolerance Over Specified Conditions for Fixed Output Versions
- Open-Drain Power Good
- 8-Pin SOIC Package
- Thermal Shutdown Protection

# DESCRIPTION

This device is designed to have an ultralow quiescent current and be stable with a  $4.7-\mu F$  capacitor. This combination provides high performance at a reasonable cost.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 230 mV at an output current of 250 mA for the TPS76650) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (typically 35  $\mu$ A over the full range of output current, 0 mA to 250 mA). These two key specifications yield a significant improvement in operating life for battery-powered systems. This LDO family also features a sleep mode; applying a TTL high signal to EN (enable) shuts down the regulator, reducing the quiescent current to less than 1  $\mu$ A (typ).

Power good (PG) is an active high output that can be used to implement a power-on reset or a low-battery indicator.

The TPS766xx is offered in 1.5 V, 1.8 V, 2.5 V, 2.7 V, 2.8 V, 3.0 V, 3.3 V and 5.0 V fixed voltage versions and in an adjustable version (programmable over the range of 1.25 V to 5.5 V). Output voltage tolerance is specified as a maximum of 3% over line, load, and temperature ranges. The TPS766xx family is available in an 8-pin SOIC package.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT                   | V <sub>OUT</sub> <sup>(2)</sup>                                                                                                                                             |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS766 <b>xx<i>y</i>z</b> | <ul> <li>XX is nominal output voltage (for example, 28 = 2.8V, 01 = Adjustable).<sup>(3)</sup></li> <li>Y is package designator.</li> <li>Z is package quantity.</li> </ul> |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI
website at www.ti.com.

- (2) Output voltages from 1.5 V to 5.0 V in 50-mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.
- (3) The TPS76601 is programmable using an external resistor divider (see Application Information).

## **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted).<sup>(1)</sup>

| PARAM            | ETER                                         | TPS766xx                    | UNIT |
|------------------|----------------------------------------------|-----------------------------|------|
| VI               | Input voltage range <sup>(2)</sup>           | -0.3 to 13.5                | V    |
|                  | Voltage range at EN                          | -0.3 to 16.5                | V    |
|                  | Maximum PG voltage                           | 16.5                        | V    |
|                  | Peak output current                          | Internally limited          |      |
|                  | Continuous total power dissipation           | See Dissipation Ratings Tab | le   |
| Vo               | Output voltage (OUT, FB)                     | 7                           | V    |
| TJ               | Operating virtual junction temperature range | -40 to +125                 | °C   |
| T <sub>stg</sub> | Storage temperature range                    | -65 to +150                 | °C   |
|                  | ESD rating, HBM                              | 2                           | kV   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

(2) All voltage values are with respect to network terminal ground.

#### **DISSIPATION RATINGS**

| PACKAGE | AIR FLOWTA < +25°C |        | DERATING FACTOR<br>ABOVE $T_A = +25^{\circ}C$ | T <sub>A</sub> = +70°C<br>POWER RATING | T <sub>A</sub> = +85°C<br>POWER RATING |
|---------|--------------------|--------|-----------------------------------------------|----------------------------------------|----------------------------------------|
| D       |                    | 568 mW | 5.68 mW/°C                                    | 312 mW                                 | 227 mW                                 |
| D       | 250                | 904 mW | 9.04 mW/°C                                    | 497 mW                                 | 361 mW                                 |

#### **RECOMMENDED OPERATING CONDITIONS**

|    |                                                       | MIN | MAX | UNIT |
|----|-------------------------------------------------------|-----|-----|------|
| VI | Input voltage <sup>(1)</sup>                          | 2.7 | 10  | V    |
| Vo | Output voltage range                                  | 1.2 | 5.5 | V    |
| Io | Output current <sup>(2)</sup>                         | 0   | 250 | mA   |
| TJ | Operating virtual junction temperature <sup>(2)</sup> | -40 | 125 | °C   |

To calculate the minimum input voltage for your maximum output current, use the following equation: V<sub>I(min)</sub> = V<sub>O(max)</sub> + V<sub>DO(max load)</sub>
 Continuous current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time.

## **ELECTRICAL CHARACTERISTICS**

Over recommended operating free-air temperature range,  $V_i = V_{O(typ)} + 1 V$ ,  $I_O = 10 \mu A$ ,  $\overline{EN} = 0 V$ ,  $C_O = 4.7 \mu F$  (unless otherwise noted).

| PARAMETER                                                                                              |                                                             | TEST CON                                      | IDITIONS                                                          | MIN                 | TYP  | MAX                 | UNIT  |  |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------|---------------------|------|---------------------|-------|--|
| TPS76601                                                                                               |                                                             | 5.5 V ≥ V <sub>O</sub> ≥ 1.25 V,              | T <sub>J</sub> = +25°C                                            |                     | Vo   |                     |       |  |
|                                                                                                        | TPS76601                                                    | 5.5 V ≥ V <sub>O</sub> ≥ 1.25 V,              | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$                    | 0.97 V <sub>O</sub> |      | 1.03 V <sub>O</sub> |       |  |
|                                                                                                        | TD070045                                                    | $T_{\rm J} = +25^{\circ}{\rm C},$             | $T_{\rm J}$ = +25°C, 2.7 V < V <sub>IN</sub> < 10 V               |                     | 1.5  |                     |       |  |
|                                                                                                        | TPS76615                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 2.7 V < V <sub>IN</sub> < 10 V                                    | 1.455               |      | 1.545               |       |  |
|                                                                                                        |                                                             | T <sub>J</sub> = +25°C,                       | 2.8 V < V <sub>IN</sub> < 10 V                                    |                     | 1.8  |                     |       |  |
|                                                                                                        | TPS76618                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 2.8 V < V <sub>IN</sub> < 10 V                                    | 1.746               |      | 1.854               |       |  |
|                                                                                                        |                                                             | T <sub>J</sub> = +25°C,                       | 3.5 V < V <sub>IN</sub> < 10 V                                    |                     | 2.5  |                     |       |  |
|                                                                                                        | TPS76625                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 3.5 V < V <sub>IN</sub> < 10 V                                    | 2.425               |      | 2.575               |       |  |
| Output voltage                                                                                         |                                                             | T <sub>J</sub> = +25°C,                       | 3.7 V < V <sub>IN</sub> < 10 V                                    |                     | 2.7  |                     | .,    |  |
| (10 μA to 250 mA load) <sup>(1)</sup>                                                                  | TPS76627                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 3.7 V < V <sub>IN</sub> < 10 V                                    | 2.619               |      | 2.781               | V     |  |
|                                                                                                        |                                                             | T <sub>J</sub> = +25°C,                       | 3.8 V < V <sub>IN</sub> < 10 V                                    |                     | 2.8  |                     |       |  |
|                                                                                                        | TPS76628                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 3.8 V < V <sub>IN</sub> < 10 V                                    | 2.716               |      | 2.884               |       |  |
|                                                                                                        | <b>TD070000</b>                                             | T <sub>J</sub> = +25°C,                       | 4.0 V < V <sub>IN</sub> < 10 V                                    |                     | 3.0  |                     |       |  |
|                                                                                                        | TPS76630                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 4.0 V < V <sub>IN</sub> < 10 V                                    | 2.910               |      | 3.090               |       |  |
|                                                                                                        |                                                             | $T_{\rm J} = +25^{\circ}{\rm C},$             | 4.3 V < V <sub>IN</sub> < 10 V                                    |                     | 3.3  |                     |       |  |
|                                                                                                        | TPS76633                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 4.3 V < V <sub>IN</sub> < 10 V                                    | 3.201               |      | 3.399               | -     |  |
|                                                                                                        | TDS76650                                                    | T <sub>J</sub> = +25°C,                       | 6.0 V < V <sub>IN</sub> < 10 V                                    |                     | 5.0  |                     |       |  |
|                                                                                                        | TPS76650                                                    | $T_{\rm J} = -40^{\circ}$ C to +125°C,        | 6.0 V < V <sub>IN</sub> < 10 V                                    | 4.850               |      | 5.150               |       |  |
| Quiescent current (GND current) $\overline{EN} = 0 V^{(1)}$                                            |                                                             | 10 μA < I <sub>O</sub> < 250 mA,              | $T_J = +25^{\circ}C$                                              |                     | 35   |                     |       |  |
| Quiescent current (GND current)                                                                        | Quiescent current (GND current) $\overline{EN} = 0 V^{(1)}$ |                                               | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$                    |                     |      | 50                  | μA    |  |
| Output voltage line regulation ( $\Delta V$                                                            | <sub>0</sub> /V <sub>0</sub> ) <sup>(1), (2)</sup>          | V <sub>O</sub> + 1 V < V <sub>I</sub> ≤ 10 V, | T <sub>J</sub> = +25°C                                            |                     | 0.01 |                     | %/V   |  |
| Load regulation                                                                                        |                                                             | $I_0 = 10 \ \mu A$ to 250 mA                  |                                                                   |                     | 0.5% |                     |       |  |
|                                                                                                        |                                                             | BW = 300 Hz to 50 kHz,                        |                                                                   |                     |      |                     | .,    |  |
| Output voltage line regulation $(\Delta V_O/V_O)^{(1),(2)}$<br>Load regulation<br>Output noise voltage |                                                             | $C_{O} = 4.7 \ \mu F$ ,                       | $T_J = +25^{\circ}C$                                              |                     | 200  |                     | μVrms |  |
| Output current limit                                                                                   |                                                             | $V_0 = 0 V$                                   |                                                                   |                     | 0.8  | 1.2                 | А     |  |
| Thermal shutdown junction tempe                                                                        | rature                                                      |                                               |                                                                   |                     | 150  |                     | °C    |  |
|                                                                                                        |                                                             | $\overline{EN} = V_{I},$                      | T <sub>J</sub> = +25°C<br>2.7 V < V <sub>I</sub> < 10 V           |                     | 1    |                     | μΑ    |  |
| Standby current                                                                                        |                                                             | $\overline{EN} = V_{I},$                      | T <sub>J</sub> = -40°C to +125°C<br>2.7 V < V <sub>I</sub> < 10 V |                     |      | 10                  | μΑ    |  |
| FB input current                                                                                       | TPS76601                                                    | FB = 1.5 V                                    |                                                                   |                     | 2    |                     | nA    |  |
| High level enable input voltage                                                                        |                                                             |                                               |                                                                   | 2.0                 |      |                     | V     |  |
| Low level enable input voltage                                                                         |                                                             |                                               |                                                                   |                     |      | 0.8                 | V     |  |
| Power-supply ripple rejection <sup>(1)</sup>                                                           |                                                             | f = 1 kHz,<br>I <sub>O</sub> = 10 μA,         | C <sub>O</sub> = 4.7 μF,<br>T <sub>J</sub> = +25°C                |                     | 63   |                     | dB    |  |

(1) Minimum IN operating voltage is 2.7 V or V<sub>O(typ)</sub> + 1 V, whichever is greater. Maximum IN voltage 10 V. (2) If V<sub>O</sub> ≥ 1.8 V then V<sub>imin</sub> = 2.7 V, V<sub>imax</sub> = 10 V: Line Reg. (mV) = (%/V) ×  $\frac{V_O(V_{imax} - 2.7 V)}{100}$  × 1000 If  $V_0 \le 2.5$  V then  $V_{imin} = V_0 + 1$  V,  $V_{imax} = 10$  V: Line Reg. (mV) = (%/V) ×  $\frac{V_0(V_{imax} - (V_0 + 1)V)}{100}$  × 1000

## ELECTRICAL CHARACTERISTICS (continued)

Over recommended operating free-air temperature range,  $V_i = V_{O(typ)} + 1 V$ ,  $I_O = 10 \mu A$ ,  $\overline{EN} = 0 V$ ,  $C_O = 4.7 \mu F$  (unless otherwise noted).

|         | PARAMETER                 |                          | TEST C                                | ONDITIONS                                      | MIN | ТҮР  | MAX | UNIT            |
|---------|---------------------------|--------------------------|---------------------------------------|------------------------------------------------|-----|------|-----|-----------------|
|         | Minimum input voltage for | valid PG                 | I <sub>O(PG)</sub> = 300 μA           |                                                |     | 1.1  |     |                 |
|         | Trip threshold voltage    |                          | V <sub>O</sub> decreasing             |                                                | 92  |      | 98  | %V <sub>O</sub> |
| PG      | Hysteresis voltage        |                          | Measured at $V_{O}$                   |                                                |     | 0.5  |     | %V <sub>O</sub> |
|         | Output low voltage        |                          | V <sub>I</sub> = 2.7 V,               | $I_{O(PG)} = 1 \text{ mA}$                     |     | 0.15 | 0.4 | V               |
|         | Leakage current           |                          | V <sub>(PG)</sub> = 5 V               |                                                |     |      | 1   | μA              |
| Innut   | $\overline{(\Gamma N)}$   |                          | $\overline{EN} = 0 \ V$               |                                                | -1  | 0    | 1   | ۵               |
| input c | Input current (EN)        |                          | $\overline{EN} = V_{I}$               |                                                | -1  |      | 1   | μA              |
|         | TPS76                     |                          | I <sub>O</sub> = 250 mA,              | $T_J = +25^{\circ}C$                           |     | 310  |     |                 |
|         |                           |                          | I <sub>O</sub> = 250 mA,              | $T_{\rm J} = -40^{\circ}$ C to +125°C          |     |      | 540 |                 |
|         |                           | TPS76630                 | I <sub>O</sub> = 250 mA,              | $T_J = +25^{\circ}C$                           |     | 270  |     |                 |
| Drana   | ut voltogo (3)            | 193/0030                 | I <sub>O</sub> = 250 mA,              | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ |     |      | 470 |                 |
| Бюро    | Dropout voltage (3)       | TDOTECOO                 | I <sub>O</sub> = 250 mA,              | $T_J = +25^{\circ}C$                           |     | 230  |     | mV              |
|         | TPS76633                  | I <sub>O</sub> = 250 mA, | $T_{\rm J} = -40^{\circ}$ C to +125°C |                                                |     | 400  |     |                 |
|         | TDOTOGEO                  | I <sub>O</sub> = 250 mA, | $T_J = +25^{\circ}C$                  |                                                | 140 |      |     |                 |
|         |                           | TPS76650                 | I <sub>O</sub> = 250 mA,              | $T_{\rm J} = -40^{\circ}$ C to +125°C          |     |      | 250 |                 |

(3) IN voltage equals V<sub>O(Typ)</sub> - 100 mV; TPS76601 output voltage set to 3.3 V nominal with external resistor divider. TPS76615, TPS76618, TPS76625, and TPS76627 dropout voltage limited by input voltage range limitations (that is, TPS76630 input voltage must drop to 2.9 V for purpose of this test).



(1) See Applications Information section for capacitor selection details.

Figure 1. Typical Application Configuration for Fixed Output Options



## FUNCTIONAL BLOCK DIAGRAM—ADJUSTABLE VERSION

External to the devis

### FUNCTIONAL BLOCK DIAGRAM—FIXED-VOLTAGE VERSION



#### D PACKAGE SOIC-8 (TOP VIEW)



#### **PIN DESCRIPTIONS**

| TPS766xx |      |     |                                                                                 |
|----------|------|-----|---------------------------------------------------------------------------------|
| NAME     | NO.  | I/O | DESCRIPTION                                                                     |
| EN       | 4    | I   | Enable input.                                                                   |
| FB/NC    | 1    | I   | Feedback input voltage for adjustable device (not connected for fixed options). |
| GND      | 3    |     | Regulator ground.                                                               |
| IN       | 5, 6 | I   | Input voltage.                                                                  |
| OUT      | 7, 8 | 0   | Regulated output voltage.                                                       |
| PG       | 2    | 0   | Power good output.                                                              |

### Table 1. Table of Graphs

|                                    |                              | FIGURE                 |
|------------------------------------|------------------------------|------------------------|
| Output voltage                     | vs Load current              | Figure 2, Figure 3     |
| Output voltage                     | vs Free-air temperature      | Figure 4, Figure 5     |
| Cround ourrent                     | vs Load current              | Figure 6, Figure 7     |
| Ground current                     | vs Free-air temperature      | Figure 8, Figure 9     |
| Power-supply ripple rejection      | vs Frequency                 | Figure 10              |
| Output spectral noise density      | vs Frequency                 | Figure 11              |
| Output impedance                   | vs Frequency                 | Figure 12              |
| Dropout voltage                    | vs Free-air temperature      | Figure 13, Figure 14   |
| Line transient response            |                              | Figure 15, Figure 17   |
| Load transient response            |                              | Figure 16, Figure 18   |
| Output voltage                     | vs Time                      | Figure 19              |
| Dropout voltage                    | vs Input voltage             | Figure 20              |
| Equivalent series resistance (ESR) | vs Output current            | Figure 21 to Figure 24 |
| Equivalent series resistance (ESR) | vs Added ceramic capacitance | Figure 25, Figure 26   |



#### **TYPICAL CHARACTERISTICS**











<sup>(1)</sup> Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>0</sub>.



## **TYPICAL CHARACTERISTICS (continued)**

<sup>(1)</sup> Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_0$ .



Figure 27. Test Circuit for Typical Regions of Stability (Figure 21 through Figure 24) (Fixed Output Options)

### **APPLICATION INFORMATION**

The TPS766xx family includes eight fixed-output voltage regulators (1.5 V, 1.8 V, 2.5 V, 2.7 V, 2.8 V, 3.0 V, 3.3 V, and 5.0 V), and an adjustable regulator, the TPS76601 (adjustable from 1.25 V to 5.5 V).

#### **DEVICE OPERATION**

The TPS766xx features very low quiescent current that remains virtually constant even with varying loads. Conventional LDO regulators use a pnp pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). The TPS766xx uses a PMOS transistor to pass current; because the gate of the PMOS is voltage driven, operating current is low and invariable over the full load range.

Another pitfall associated with the pnp pass element is its tendency to saturate when the device goes into dropout. The resulting drop in  $\beta$  forces an increase in I<sub>B</sub> to maintain the load. During power up, this increase in I<sub>B</sub> translates to large start-up currents. Systems with limited supply current may fail to start up. In battery-powered systems, it means rapid battery discharge when the voltage decays below the minimum required for regulation. The TPS766xx quiescent current remains low even when the regulator drops out, eliminating both problems.

The TPS766xx family also features a shutdown mode that places the output in the high-impedance state (essentially equal to the feedback-divider resistance) and reduces quiescent current to 1  $\mu$ A (typ). If the shutdown feature is not used, EN should be tied to ground. Response to an enable transition is quick; regulated output voltage is reestablished in typically 160  $\mu$ s.

#### MINIMUM LOAD REQUIREMENTS

The TPS766xx family is stable even at zero load; no minimum load is required for operation.

#### FB—PIN CONNECTION (ADJUSTABLE VERSION ONLY)

The FB pin is an input pin to sense the output voltage and close the loop for the adjustable option. The output voltage is sensed through a resistor divider network to close the loop as shown in Figure 29. Normally, this connection should be as short as possible; however, the connection can be made near a critical circuit to improve performance at that point. Internally, FB connects to a high-impedance, wide-bandwidth amplifier and noise pickup feeds through to the regulator output. Routing the FB connection to minimize or avoid noise pickup is essential.

#### EXTERNAL CAPACITOR REQUIREMENTS

An input capacitor is not usually required; however, a ceramic bypass capacitor (0.047  $\mu$ F or larger) improves load transient response and noise rejection if the TPS766xx is located more than a few inches from the power supply. A higher-capacitance electrolytic capacitor may be necessary if large (hundreds of milliamps) load transients with fast rise times are anticipated.

Like most low dropout regulators, the TPS766xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 4.7  $\mu$ F and the ESR (equivalent series resistance) must be between 300 mW and 20  $\Omega$ . Capacitor values 4.7  $\mu$ F or larger are acceptable, provided the ESR is less than 20  $\Omega$ . Solid tantalum electrolytic and aluminum electrolytic capacitors are all suitable, provided they meet the requirements described previously. Ceramic capacitors, with series resistors that are sized to meet the previously described requirements, may also be used.



Figure 28. Typical Application Circuit (Fixed Versions)

#### PROGRAMMING THE TPS76601 ADJUSTABLE LDO REGULATOR

The output voltage of the TPS76601 adjustable regulator is programmed using an external resistor divider as shown in Figure 29. The output voltage is calculated using:

$$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right)$$

Where:

• V<sub>ref</sub> = 1.224 V typ (the internal reference voltage)

Resistors R1 and R2 should be chosen for approximately 7- $\mu$ A divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided because leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 169 k $\Omega$  to set the divider current at 7  $\mu$ A, and then calculate R1 using:

$$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2$$



| OUTPUT VOLTAGE    |
|-------------------|
| PROGRAMMING GUIDE |

| OUTPUT<br>VOLTAGE | R1  | R2  | UNIT |
|-------------------|-----|-----|------|
| 2.5 V             | 174 | 169 | kΩ   |
| 3.3 V             | 287 | 169 | kΩ   |
| 3.6 V             | 324 | 169 | kΩ   |
| 4.0 V             | 383 | 169 | kΩ   |
| 5.0 V             | 523 | 169 | kΩ   |

Figure 29. TPS76601 Adjustable LDO Regulator Programming

(1)

(2)

#### **POWER-GOOD INDICATOR**

The TPS766xx features a power-good (PG) output that can be used to monitor the status of the regulator. The internal comparator monitors the output voltage: when the output drops to between 92% and 98% of its nominal regulated value, the PG output transistor turns on, taking the signal low. The open-drain output requires a pullup resistor. If not used, it can be left floating. PG can be used to drive power-on reset circuitry or used as a low-battery indicator.

#### **REGULATOR PROTECTION**

The TPS766xx PMOS-pass transistor has a built-in back diode that conducts reverse currents when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS766xx also features internal current limiting and thermal protection. During normal operation, the TPS766xx limits output current to approximately 0.8 A (typ). When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds +150°C (typ), thermal-protection circuitry shuts it down. Once the device has cooled below +130°C (typ), regulator operation resumes.

#### POWER DISSIPATION AND JUNCTION TEMPERATURE

Specified regulator operation is assured to a junction temperature of +125°C; the maximum junction temperature should be restricted to +125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined using the following equation:

$$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA}}$$

Where:

- T<sub>J</sub>max is the maximum allowable junction temperature;
- $R_{\theta JA}$  is the thermal resistance junction-to-ambient for the package (that is, 176°C/W for the 8-terminal SOIC); and
- T<sub>A</sub> is the ambient temperature.

The regulator dissipation is calculated using:

$$\mathsf{P}_{\mathsf{D}} = \left(\mathsf{V}_{\mathsf{I}} - \mathsf{V}_{\mathsf{O}}\right) \times \mathsf{I}_{\mathsf{O}}$$

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.

(4)

(3)

# PACKAGE OPTION ADDENDUM

15-Apr-2017

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------|---------|
| TPS76601D        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76601                   | Samples |
| TPS76601DG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76601                   | Samples |
| TPS76601DR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76601                   | Samples |
| TPS76615D        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76615                   | Samples |
| TPS76615DG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76615                   | Samples |
| TPS76615DR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76615                   | Samples |
| TPS76615DRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76615                   | Samples |
| TPS76618D        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76618                   | Samples |
| TPS76618DG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76618                   | Samples |
| TPS76618DR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76618                   | Samples |
| TPS76618DRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76618                   | Samples |
| TPS76625D        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76625                   | Samples |
| TPS76625DG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76625                   | Samples |
| TPS76625DR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76625                   | Samples |
| TPS76625DRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76625                   | Samples |
| TPS76628D        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76628                   | Samples |
| TPS76628DR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76628                   | Samples |

# PACKAGE OPTION ADDENDUM

15-Apr-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPS76630D        | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76630          | Samples |
| TPS76630DG4      | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76630          | Samples |
| TPS76633D        | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 76633          | Samples |
| TPS76633DG4      | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 76633          | Samples |
| TPS76633DR       | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 76633          | Samples |
| TPS76633DRG4     | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 76633          | Samples |
| TPS76650D        | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76650          | Samples |
| TPS76650DR       | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76650          | Samples |
| TPS76650DRG4     | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |              | 76650          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

# PACKAGE OPTION ADDENDUM

15-Apr-2017

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

13-Feb-2016

## TAPE AND REEL INFORMATION



\*All dimensions are nominal



## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     | -    | Package |   | SPQ  | Reel             | Reel             | A0   | B0   | K0   | P1   | W    | Pin1     |
|------------|------|---------|---|------|------------------|------------------|------|------|------|------|------|----------|
|            | Туре | Drawing |   |      | Diameter<br>(mm) | Width<br>W1 (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | Quadrant |
| TPS76601DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76615DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76618DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76625DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76628DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76633DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76633DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
| TPS76650DR | SOIC | D       | 8 | 2500 | 330.0            | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |

# PACKAGE MATERIALS INFORMATION

13-Feb-2016



| ^All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS76601DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS76615DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS76618DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS76625DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS76628DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS76633DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |
| TPS76633DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TPS76650DR                  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.