#### Features

- Gain-bandwidth Product: 10 MHz
- Low Noise: 8.2 nV/√Hz(f= 1kHz)
- Slew Rate: 7 V/µs
- Offset Voltage: 1 mV (max)
- EMIRR IN+: 88 dB( under 2.4GHz)
- Low THD+N: 0.0005%
- Supply Range: 2.2 V to 5.5 V
- Supply Current: 1.4 mA/ch
- Low Input Bias Current: 0.3pA Typical
- Rail-to-Rail I/O
- High Output Current: 70 mA (1.0V Drop)
- –40°C to 125°C Operation Range

#### **Applications**

- Sensor Signal Conditioning
- Consumer Audio
- Multi-Pole Active Filters
- Control-Loop Amplifiers
- Communications
- Security
- Scanners

#### Description

The TP2411, TP2412, and TP2414 are low cost, single, dual, and quad rail-to-rail output, single-supply amplifiers featuring low offset and input voltages, low current noise, and wide signal bandwidth. The combination of low offset, low noise, very low input bias currents, and high speed make these amplifiers useful in a wide variety of applications. Filters, integrators, photodiode amplifiers, and high impedance sensors all benefit from this combination of performance features. Audio and other ac applications benefit from the wide bandwidth and low distortion of these devices.

Applications for these amplifiers include power amplifier (PA) controls, laser diode control loops, portable and loop-powered instrumentation, audio amplification for portable devices, and ASIC input and output amplifiers.

The TP2411 is single channel version available in 8-pin SOP and 5-pin SOT23 packages. The TP2412 is dual channel version available in 8-pin SOP, SOT, TSSOP and MSOP packages. The TP2414 is quad channel version available in 14-pin SOP and TSSOP packages.

3PEAK and the 3PEAK logo are registered trademarks of 3PEAK INCORPORATED. All other trademarks are the property of their respective owners.



#### **Pin Configuration** (Top View)





11 - Vs

10 + In C

9 - In C

8 Out C

#### Input Voltage Noise Spectral Density

#### Low Cost, Low Noise CMOS RRIO Op-amps

#### **Order Information**

| Model Name | Order Number | Package      | Transport Media, Quantity | Marking<br>Information |
|------------|--------------|--------------|---------------------------|------------------------|
| TP2411     | TP2411-TR    | 5-Pin SOT23  | Tape and Reel, 3,000      | 411                    |
|            | TP2412-SR    | 8-Pin SOP    | Tape and Reel, 4,000      | TP2412                 |
| TP2412     | TP2412-VR    | 8-Pin MSOP   | Tape and Reel, 3,000      | TP2412                 |
| 11 2412    | TP2412-TSR   | 8-Pin TSSOP  | Tape and Reel, 3,000      | TP2412                 |
|            | TP2412-TR    | 8-Pin SOT23  | Tape and Reel, 3,000      | S12                    |
| TP2414     | TP2414-SR    | 14-Pin SOP   | Tape and Reel, 2,500      | TP2414                 |
| 11 24 14   | TP2414-TR    | 14-Pin TSSOP | Tape and Reel, 3,000      | TP2414                 |

#### Absolute Maximum Ratings Note 1

| Supply Voltage: $V^+ - V^{-Note 2}$ . | 7.0V                                         | ( |
|---------------------------------------|----------------------------------------------|---|
| Input Voltage                         | V <sup>-</sup> – 0.3 to V <sup>+</sup> + 0.3 | Ν |
| Input Current: +IN, -IN Note 3        | ±20mA                                        | 5 |
| Output Short-Circuit Duratior         | <sup>Note 4</sup> Indefinite                 | L |
| Current at Supply Pins                | ±60mA                                        |   |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The op amp supplies must be established simultaneously, with, or before, the application of any input signals.

Note 3: The inputs are protected by ESD protection diodes to each power supply. If the input extends more than 500mV beyond the power supply, the input current should be limited to less than 10mA.

Note 4: A heat sink may be required to keep the junction temperature below the absolute maximum. This depends on the power supply voltage and how many amplifiers are shorted. Thermal resistance varies with the amount of PC board metal connected to the package. The specified values are for short traces connected to the leads.

#### ESD, Electrostatic Discharge Protection

| Symbol | Parameter                | Condition              | Minimum Level | Unit |
|--------|--------------------------|------------------------|---------------|------|
| HBM    | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 | 4             | kV   |
| CDM    | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 | 1             | kV   |

#### **Thermal Resistance**

| Package Type | θ <sub>JA</sub> | θ <sub>JC</sub> | Unit |
|--------------|-----------------|-----------------|------|
| 5-Pin SOT23  | 250             | 81              | °C/W |
| 8-Pin SOP    | 158             | 43              | °C/W |
| 8-Pin MSOP   | 210             | 45              | °C/W |
| 8-Pin TSSOP  | 191             |                 | °C/W |
| 8-Pin SOT23  | 196             | 70              | °C/W |
| 14-Pin SOP   | 120             | 36              | °C/W |
| 14-Pin TSSOP | 180             | 35              | °C/W |

## **Electrical Characteristics**

### The specifications are at $T_A$ = 27°C. $V_S$ = 5V, $R_L$ = 2k $\Omega$ , $C_L$ =100pF.Unless otherwise noted.

| SYMBOL           | PARAMETER                                   | CONDITIONS                                                                        | MIN  | TYP          | MAX    | UNITS            |
|------------------|---------------------------------------------|-----------------------------------------------------------------------------------|------|--------------|--------|------------------|
|                  |                                             | $V_{CM} = V_S/2$                                                                  | -1   | ±0.25        | +1     | mV               |
| Vos              | Input Offset Voltage                        | V <sub>CM</sub> = 0V                                                              | -1   | ±0.25        | +1     | mV               |
| Vos TC           | Input Offset Voltage Drift                  | -40°C to 125°C                                                                    |      | 1            |        | μV/°C            |
|                  |                                             | T <sub>A</sub> = 27 °C                                                            |      | 0.3          |        | pА               |
| IB               | Input Bias Current                          | T <sub>A</sub> = 85 °C                                                            |      | 150          |        | pА               |
|                  |                                             | T <sub>A</sub> = 125 °C                                                           |      | 300          |        | pА               |
| los              | Input Offset Current                        |                                                                                   |      | 0.3          |        | pА               |
| Vn               | Input Voltage Noise                         | f = 0.1Hz to 10Hz                                                                 |      | 3.14         |        | μV <sub>PP</sub> |
| en               | Input Voltage Noise Density                 | f = 1kHz                                                                          |      | 8.2          |        | nV/√Hz           |
| İn               | Input Current Noise                         | f = 1kHz                                                                          |      | 2            |        | fA/√Hz           |
| C <sub>IN</sub>  | Input Capacitance                           | Differential<br>Common Mode                                                       |      | 8<br>7       |        | pF               |
|                  |                                             | V <sub>CM</sub> = 2.5V                                                            | 90   | 106          |        | dB               |
| CMRR             | Common Mode Rejection Ratio                 | V <sub>CM</sub> = 0V to 3V                                                        | 80   | 106          |        | dB               |
|                  |                                             | $V_{CM} = 0V$ to 5V                                                               | 55   | 72           |        | dB               |
| V <sub>CM</sub>  | Common-mode Input Voltage<br>Range          |                                                                                   | V0.1 |              | V++0.1 | V                |
| PSRR             | Power Supply Rejection Ratio                | $V_{\rm S} = 2.2V$ to 5.5V, $V_{\rm CM} = 0V$                                     | 82   | 100          |        | dB               |
| A <sub>VOL</sub> | Open-Loop Large Signal Gain                 | $R_{LOAD} = 2k\Omega$ , $V_{OUT} = -2V$ to $2V$                                   | 100  | 120          |        | dB               |
| Vol, Voh         | Output Swing from Supply Rail               | $R_{LOAD} = 2k\Omega$                                                             |      | 20           | 50     | mV               |
| Rout             | Closed-Loop Output Impedance                | G = 1, f =1MHz, I <sub>OUT</sub> = 0                                              |      | 0.2          |        | Ω                |
| Ro               | Open-Loop Output Impedance                  | f = 1kHz, I <sub>OUT</sub> = 0                                                    |      | 125          |        | Ω                |
| I <sub>SC</sub>  | Output Short-Circuit Current                | Sink or source current                                                            | 100  | 130          |        | mA               |
| Vs               | Supply Voltage                              |                                                                                   | 2.2  |              | 5.5    | V                |
| lq               | Quiescent Current per Amplifier             | V <sub>S</sub> = 5V                                                               |      | 1.4          | 1.95   | mA               |
| PM               | Phase Margin                                | $R_{LOAD} = 1k\Omega, C_{LOAD} = 60pF$                                            |      | 60           |        | ٥                |
| GM               | Gain Margin                                 | $R_{LOAD} = 1k\Omega, C_{LOAD} = 60pF$                                            |      | 8            |        | dB               |
| GBWP             | Gain-Bandwidth Product                      | f = 1kHz                                                                          |      | 10           |        | MHz              |
| SR               | Slew Rate                                   | $A_V = 1$ , $V_{OUT} = 0V$ to 10V, $C_{LOAD} = 100 pF$ ,<br>$R_{LOAD} = 2k\Omega$ | 3.0  | 7            |        | V/µs             |
| FPBW             | Full Power Bandwidth Note 1                 |                                                                                   |      | 414          |        | kHz              |
| ts               | Settling Time, 0.1%<br>Settling Time, 0.01% | A <sub>V</sub> = -1, 1V Step                                                      |      | 0.75<br>0.85 |        | μs               |
| THD+N            | Total Harmonic Distortion and Noise         | f = 1kHz, AV =1, RL = 2kΩ, VOUT = 1Vp-p                                           |      | 0.0005       |        | %                |
| Xtalk            | Channel Separation                          | $f = 1 kHz, R_L = 2 k\Omega$                                                      |      | 110          |        | dB               |

Note 1: Full power bandwidth is calculated from the slew rate FPBW = SR/ $\pi \cdot V_{P-P}$ 

# Low Cost, Low Noise CMOS RRIO Op-amps Typical Performance Characteristics

 $V_S$  = ±2.75V,  $V_{CM}$  = 0V,  $R_L$  = Open, unless otherwise specified.



**Open-Loop Gain and Phase** 



Input Bias Current vs. Temperature



15 149 14.8 14.7 **THN)** 14.5 14.4 14.3 14.2 14.1 14 80 -40 -20 0 20 40 60 100 120 Temperature(°C)

Unity Gain Bandwidth vs. Temperature

Input Voltage Noise Spectral Density



Input Bias Current vs. Input Common Mode Voltage



#### **Typical Performance Characteristics**

 $V_{S} = \pm 2.75V$ ,  $V_{CM} = 0V$ ,  $R_{L} = Open$ , unless otherwise specified. (Continued)



**Quiescent Current vs. Temperature** 



**Power-Supply Rejection Ratio** 



180 160 140 120 100 80 60 40 20 0 1 100 10k 1M 100M Frequency(Hz)

Short Circuit Current vs. Temperature



**Quiescent Current vs. Supply Voltage** 



CMRR vs. Frequency

# Low Cost, Low Noise CMOS RRIO Op-amps Typical Performance Characteristics

 $V_{S} = \pm 2.75V$ ,  $V_{CM} = 0V$ ,  $R_{L} = Open$ , unless otherwise specified. (Continued)



**Negative Over-Voltage Recovery** 



Time (500ns/div)



Large-Scale Step Response



Time (20µs/div)

#### **Positive Over-Voltage Recovery**



Time (500ns/div)

#### **Typical Performance Characteristics**

 $V_S = \pm 2.75V$ ,  $V_{CM} = 0V$ ,  $R_L = Open$ , unless otherwise specified. (Continued)

# 0.1 Hz TO 10 Hz Input Voltage Noise

Positive Output Swing vs. Load Current





Negative Output Swing vs. Load Current



Offset Voltage vs Common-Mode Voltage

#### Low Cost, Low Noise CMOS RRIO Op-amps

#### **Pin Functions**

-IN: Inverting Input of the Amplifier.
+IN: Non-Inverting Input of Amplifier.
OUT: Amplifier Output. The voltage range extends to within mV of each supply rail.

**V+ or +Vs:** Positive Power Supply. Typically the voltage is from 2.2V to 5.5V. Split supplies are possible as long as the voltage between V+ and V– is between 2.2V and 5.5V. A bypass capacitor of  $0.1\mu$ F as close to the part as

possible should be used between power supply pins or between supply pins and ground.

**V- or -Vs:** Negative Power Supply. It is normally tied to ground. It can also be tied to a voltage other than ground as long as the voltage between V+ and V<sub>-</sub> is from 2.2V to 5.5V. If it is not connected to ground, bypass it with a capacitor of  $0.1\mu$ F as close to the part as possible.

#### Operation

The TP2411 series op amps can operate on a single-supply voltage (2.2 V to 5.5 V), or a split-supply voltage ( $\pm$ 1.1 V to  $\pm$ 2.75 V), making them highly versatile and easy to use. The power-supply pins should have local bypass ceramic capacitors (typically 0.001  $\mu$  F to 0.1  $\mu$  F). These amplifiers are fully specified from +2.2 V to +5.5 V and over the extended temperature range of -40°C to +125°C. Parameters that can exhibit variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

#### **Applications Information**

#### Input ESD Diode Protection

The TP2411 incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit input overdrive protection, as long as the current is limited to 10 mA as stated in the Absolute Maximum Ratings table. Many input signals are inherently current-limited to less than 10 mA; therefore, a limiting resistor is not required. Figure 1 shows how a series input resistor (RS) may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value should be kept to the minimum in noise-sensitive applications.





INPUT ESD DIODE CURRENT LIMITING- UNITY GAIN

## Dual/Quad 36V Ultra Low Distortion OPAMP

#### EMI SUSCEPTIBILITY AND INPUT FILTERING

Operational amplifiers vary in susceptibility to electromagnetic interference (EMI). If conducted EMI enters the device, the dc offset observed at the amplifier output may shift from the nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The TP2411 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. Both common-mode and differential mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 500 MHz (–3 dB), with a roll-off of 20 dB per decade.



Figure 2. TP2411 EMIRR IN+ vs Frequency

#### PCB Surface Leakage

In applications where low input bias current is critical, Printed Circuit Board (PCB) surface leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is  $10^{12}\Omega$ . A 5V difference would cause 5pA of current to flow,

which is greater than the TP2411/2412/2414 OPA's input bias current at +27°C (±3pA, typical). It is recommended to use multi-layer PCB layout and route the OPA's -IN and +IN signal under the PCB surface.

The effective way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 1 for Inverting Gain application.

1. For Non-Inverting Gain and Unity-Gain Buffer:

- a) Connect the non-inverting pin ( $V_{IN}$ +) to the input with a wire that does not touch the PCB surface.
- b) Connect the guard ring to the inverting input pin (V<sub>IN</sub>-). This biases the guard ring to the Common Mode input voltage.
- 2. For Inverting Gain and Trans-impedance Gain Amplifiers (convert current to voltage, such as photo detectors):

a) Connect the guard ring to the non-inverting input pin ( $V_{IN}$ +). This biases the guard ring to the same reference voltage as the op-amp (e.g.,  $V_{DD}/2$  or ground).

b) Connect the inverting pin (V\_IN–) to the input with a wire that does not touch the PCB surface.

#### Dual/Quad 36V Ultra Low Distortion OPAMP



Figure 3 The Layout of Guard Ring

#### **Power Supply Layout and Bypass**

The TP2411/2412/2412 OPA's power supply pin (V<sub>DD</sub> for single-supply) should have a local bypass capacitor (i.e.,  $0.01\mu$ F to  $0.1\mu$ F) within 2mm for good high frequency performance. It can also use a bulk capacitor (i.e.,  $1\mu$ F or larger) within 100mm to provide large, slow currents. This bulk capacitor can be shared with other analog parts.

Ground layout improves performance by decreasing the amount of stray capacitance and noise at the OPA's inputs and outputs. To decrease stray capacitance, minimize PC board lengths and resistor leads, and place external components as close to the op amps' pins as possible.

#### **Proper Board Layout**

To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. To avoid leakage currents, the surface of the board should be kept clean and free of moisture. Coating the surface creates a barrier to moisture accumulation and helps reduce parasitic resistance on the board.

Keeping supply traces short and properly bypassing the power supplies minimizes power supply disturbances due to output current variation, such as when driving an ac signal into a heavy load. Bypass capacitors should be connected as closely as possible to the device supply pins. Stray capacitances are a concern at the outputs and the inputs of the amplifier. It is recommended that signal traces be kept at least 5mm from supply lines to minimize coupling.

A variation in temperature across the PCB can cause a mismatch in the Seebeck voltages at solder joints and other points where dissimilar metals are in contact, resulting in thermal voltage errors. To minimize these thermocouple effects, orient resistors so heat sources warm both ends equally. Input signal paths should contain matching numbers and types of components, where possible to match the number and type of thermocouple junctions. For example, dummy components such as zero value resistors can be used to match real resistors in the opposite input path. Matching components should be located in close proximity and should be oriented in the same manner. Ensure leads are of equal length so that thermal conduction is in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.

The use of a ground plane is highly recommended. A ground plane reduces EMI noise and also helps to maintain a constant temperature across the circuit board.

# Package Outline Dimensions

## SOT23-5



| Sumb a l | Dimensions Ir | n Millimeters | Dimensions | s In Inches |
|----------|---------------|---------------|------------|-------------|
| Symbol   | Min.          | Max.          | Min.       | Max.        |
| A        | 1.050         | 1.250         | 0.041      | 0.049       |
| A1       | 0.000         | 0.100         | 0.000      | 0.004       |
| A2       | 1.050         | 1.150         | 0.041      | 0.045       |
| b        | 0.300         | 0.500         | 0.012      | 0.020       |
| С        | 0.100         | 0.200         | 0.004      | 0.008       |
| D        | 2.820         | 3.020         | 0.111      | 0.119       |
| E1       | 1.500         | 1.700         | 0.059      | 0.067       |
| E        | 2.650         | 2.950         | 0.104      | 0.116       |
| е        | 0.950         | (BSC)         | 0.037      | (BSC)       |
| e1       | 1.800         | 2.000         | 0.071      | 0.079       |
| L        | 0.300         | 0.600         | 0.012      | 0.024       |
| θ        | 0°            | 8°            | 0°         | 8°          |

# Low Cost, Low Noise CMOS RRIO Op-amps Package Outline Dimensions

SOT-23-8



### Package Outline Dimensions

SOP-8



# Low Cost, Low Noise CMOS RRIO Op-amps Package Outline Dimensions

MSOP-8



|        | Dimensions<br>In Millimeters |       | Dimensions In<br>Inches |       |
|--------|------------------------------|-------|-------------------------|-------|
| Symbol |                              |       |                         |       |
|        | Min                          | Max   | Min                     | Max   |
| А      | 0.800                        | 1.200 | 0.031                   | 0.047 |
| A1     | 0.000                        | 0.200 | 0.000                   | 0.008 |
| A2     | 0.760                        | 0.970 | 0.030                   | 0.038 |
| b      | 0.30 TYP                     |       | 0.012 TYP               |       |
| С      | 0.15 TYP                     |       | 0.006 TYP               |       |
| D      | 2.900                        | 3.100 | 0.114                   | 0.122 |
| е      | 0.65 TYP                     |       | 0.026                   |       |
| E      | 2.900                        | 3.100 | 0.114                   | 0.122 |
| E1     | 4.700                        | 5.100 | 0.185                   | 0.201 |
| L1     | 0.410                        | 0.650 | 0.016                   | 0.026 |
| θ      | 0°                           | 6°    | 0°                      | 6°    |

# Package Outline Dimensions

TSSOP-8



| Symbol | <b>Dimensions In Millimeters</b> |                       | Dimensio   | ns In Inches |
|--------|----------------------------------|-----------------------|------------|--------------|
|        | Min                              | Max                   | Min        | Max          |
| D      | 2.900                            | 3.100                 | 0.114      | 0.122        |
| E      | 4.300                            | 4.500                 | 0.169      | 0.177        |
| b      | 0.190                            | 0.300                 | 0.007      | 0.012        |
| С      | 0.090                            | 0.200                 | 0.004      | 0.008        |
| E1     | 6.250                            | 6.550                 | 0.246      | 0.258        |
| А      |                                  | 1.200                 |            | 0.047        |
| A2     | 0.800                            | 1.000                 | 0.031      | 0.039        |
| A1     | 0.050                            | 0.150                 | 0.002      | 0.006        |
| е      | 0.65(BSC)                        | 0.65(BSC) 0.026 (BSC) |            | ·            |
| L      | 0.500                            | 0.700                 | 0.020      | 0.028        |
| Н      | 0.25(BSC)                        |                       | 0.01 (BSC) |              |
| θ      | 1°                               | 7°                    | 1°         | 7°           |

# Low Cost, Low Noise CMOS RRIO Op-amps Package Outline Dimensions

TSSOP-14



|        |                | Dimensions |      |
|--------|----------------|------------|------|
| Symbol | In Millimeters |            |      |
| Symbol | MIN            | TYP        | MAX  |
| A      | -              | -          | 1.20 |
| A1     | 0.05           | -          | 0.15 |
| A2     | 0.90           | 1.00       | 1.05 |
| b      | 0.20           | -          | 0.28 |
| с      | 0.10           | -          | 0.19 |
| D      | 4.86           | 4.96       | 5.06 |
| E      | 6.20           | 6.40       | 6.60 |
| E1     | 4.30           | 4.40       | 4.50 |
| е      |                | 0.65 BSC   |      |
| L      | 0.45           | 0.60       | 0.75 |
| L1     | 1.00 REF       |            |      |
| L2     | 0.25 BSC       |            |      |
| R      | 0.09           | -          | -    |
| θ      | 0°             | -          | 8°   |

#### Package Outline Dimensions

SOP-14



# Low Cost, Low Noise CMOS RRIO Op-amps

# **Revision History**

| Date      | Revision | Notes                     |
|-----------|----------|---------------------------|
| 2022/4/30 | B.5      | Update order information. |