# SGM41600 I<sup>2</sup>C Controlled 6A Single-Cell Switched-Capacitor Fast Charger with Bypass Mode and ADC

### **GENERAL DESCRIPTION**

The SGM41600 is an efficient 6A switched-capacitor battery charging device with I<sup>2</sup>C control that can operate either in charge-pump voltage divider mode or in bypass mode. It can charge single-cell Li-Ion or Li-polymer battery in a wide 3.3V to 11.5V input voltage range (VBUS) from smart wall adapters or power banks. The switched-capacitor architecture is optimized for 50% duty cycle to cut the input current to one-half of the battery current and reduce the wiring drops, losses and temperature rise in the application.

A two-phase switched-capacitor topology is used to reduce the required input capacitors, improve efficiency and minimize the output ripple. Necessary protection features for safe charging performance including input over-voltage protection by external OVPFET ( $Q_{OVP}$ ) and input reverse blocking (using an internal NFET) are provided.

A fast analog-to-digital converter (ADC) with 12-bit effective resolution is also included to measure die temperature, bus voltage, bus current, battery voltage and battery current (5 channels) for battery management of the charge process.

The SGM41600 is available in a Green WLCSP-  $2.6 \times 2.6$ -36B package and can operate in the -40°C to +85°C ambient temperature range.

# **FEATURES**

- Efficiency Optimized Switched-Capacitor Architecture
  - Up to 6A Output Current
  - 3.3V to 11.5V Input Voltage Range
  - 200kHz to 1.5MHz Switching Frequency Setting
  - Up to 97% Voltage Divider Mode Efficiency (when V<sub>BAT</sub> = 4V, I<sub>BAT</sub> = 3A)
- Comprehensive Integrated Protection Features
  - External OVP Control and Regulation
  - Input Over-Voltage Protection (BUS\_OVP)
  - Input Short-Circuit Protection (BUS\_SC)
  - Input Over-Current Protection (IBUS\_OCP)
  - Input Under-Current Protection (IBUS\_UCP)
  - Battery Over-Voltage Protection (BAT\_OVP)
  - Output Short-Circuit Protection (VOUT\_SC)
  - Battery Over-Current Protection (IBAT\_OCP)
  - CFLY Short-Circuit Protection (CFLY\_SC)
  - Converter Over-Current Protection (CONV\_OCP)
  - Die Over-Temperature Protection (TDIE\_OTP)
- 5-Channel 12-Bit (Effective) ADC Converter
  - VBUS, IBUS, VBAT, IBAT, TDIE Monitoring

### **APPLICATIONS**

Smart Phone, Tablet PC



Figure 1. Typical Application Circuit

### **TYPICAL APPLICATION**

### **PACKAGE/ORDERING INFORMATION**

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING             | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|--------------------------------|---------------------|
| SGM41600 | WLCSP-2.6×2.6-36B      | -40°C to +85°C                    | SGM41600YG/TR      | SGM<br>41600<br>XXXXX<br>XX#XX | Tape and Reel, 5000 |

#### MARKING INFORMATION

NOTE: XXXXX = Date Code, Trace Code and Vendor Code. XX#XX = Coordinate Information and Wafer ID Number.



Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

#### **ABSOLUTE MAXIMUM RATINGS**

| VAC (Converter Not Switching)        | 0.3V to 30V    |
|--------------------------------------|----------------|
| OVPGATE                              | 0.3V to 30V    |
| OVPGATE to VBUS                      | 0.3V to 6V     |
| VBUS, PMID (Converter Not Switching) | 0.3V to 22V    |
| BST1, BST20.3V                       |                |
| VOUT                                 | 0.3V to 6V     |
| CFH1, CFH2 to VOUT                   |                |
| CFL1, CFL2                           | 0.3V to 6V     |
| DP, DM, REGN, BATP, SDA, SDL, nINT   | 0.3V to 6V     |
| BATN/SRP, SRN                        | 0.3V to 1.8V   |
| SRP to SRN                           | 0.5V to 0.5V   |
| Package Thermal Resistance           |                |
| WLCSP-2.6×2.6-36B, θ <sub>JA</sub>   | 58°C/W         |
| Junction Temperature                 | +150°C         |
| Storage Temperature Range            | 65°C to +150°C |
| Lead Temperature (Soldering, 10s)    | +260°C         |
| ESD Susceptibility                   |                |
| HBM                                  | 2000V          |
| CDM                                  | 1000V          |
|                                      |                |

#### ESD SENSITIVITY CAUTION

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### **RECOMMENDED OPERATING CONDITIONS**

| 3.3V to 18V    |
|----------------|
| 8V to 23V      |
| 3.3V to 5.5V   |
| 5.5V to 11.5V  |
| 3V to 5V       |
| 0A to 4A       |
| 0A to 6A       |
| 0V to 5.5V     |
| 0V to 5.5V     |
| 0V to 1.5V     |
| 0.05V to 0.05V |
| 0V to 5V       |
| 40°C to +125°C |
|                |

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

#### DISCLAIMER

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

# **PIN CONFIGURATION**



WLCSP-2.6×2.6-36B

# I<sup>2</sup>C Controlled Single-Cell 6A Switched-Capacitor Fast Charger with Bypass Mode and ADC

### **PIN DESCRIPTION**

| PIN            | NAME     | TYPE <sup>(1)</sup> | FUNCTION                                                                                                                                                                                  |
|----------------|----------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1             | VAC      | AI                  | Adapter DC Voltage Sense Input Pin. Connect it to the drain of the external OVPFET (Q <sub>OVP</sub> ).                                                                                   |
| A2, A3, A4, A5 | VBUS     | Р                   | Device Power Input Pins. Connect a $10\mu F$ or larger ceramic capacitor between VBUS and PGND pins as close to the device as possible.                                                   |
| A6             | OVPGATE  | AO                  | External N-FET Gate Control Pin. Connect to the gate of the external OVPFET ( $Q_{OVP}$ ).                                                                                                |
| B1             | BST1     | Р                   | Phase 1 Bootstrap Pin. It is the BST pin to supply $Q_{CH1}$ gate driver. Use a 0.1µF or larger MLCC capacitor from this pin to CFH1 pin.                                                 |
| B2, B5         | PMID     | Р                   | Power Stage Supply Input Pins. Bypass them with at least $10\mu F$ ceramic capacitor to PGND.                                                                                             |
| B3             | DP       | AIO                 | USB Communication Interface Positive Line. Connect to the USB D+ data line.                                                                                                               |
| B4             | DM       | AIO                 | USB Communication Interface Negative Line. Connect to the USB D- data line.                                                                                                               |
| B6             | BST2     | Р                   | Phase 2 Bootstrap Pin. It is the BST pin to supply $Q_{CH2}$ gate driver. Use a 0.1µF or larger MLCC capacitor from this pin to CFH2 pin.                                                 |
| C1, C2         | CFH1     | Р                   | Phase 1 Flying Capacitor Positive Pins. Connect two $22\mu$ F or larger parallel capacitors between CFH1 and CFL1 pins as close as possible to the device.                                |
| C3             | SDA      | DIO                 | I <sup>2</sup> C Interface Data Line.                                                                                                                                                     |
| C4             | SCL      | DI                  | I <sup>2</sup> C Interface Clock Input Line.                                                                                                                                              |
| C5, C6         | CFH2     | Р                   | Phase 2 Flying Capacitor Positive Pins. Connect two $22\mu$ F or larger parallel capacitors between CFH2 and CFL2 pins as close as possible to the device.                                |
| D1, D2, D5, D6 | VOUT     | Р                   | Output Pins. Connect to the battery pack positive terminal. Two 10µF capacitors between VOUT and PGND pins are recommended.                                                               |
| D3             | BATN/SRP | AI                  | Battery Voltage Sensing Negative Input or Battery Current Sensing Positive Input.                                                                                                         |
| D4             | SRN      | AI                  | Battery Current Sensing Negative Input. Place a $5m\Omega$ (R <sub>SEN</sub> ) shunt resistor between SRN and BATN/SRP pins.                                                              |
| E1, E2         | CFL1     | Р                   | Phase 1 Flying Capacitor Negative Pins. Connect two $22\mu$ F or larger parallel capacitors between CFH1 and CFL1 pins as close as possible to the device.                                |
| E3             | BATP     | AI                  | Battery Voltage Sensing Positive Input. Connect a $100\Omega$ resistor between BATP and positive terminal of the battery pack.                                                            |
| E4             | nINT     | DO                  | Open-Drain Interrupt Output Pin. Connect a pull-up $10k\Omega$ to the logic high rail. It is normally high but generates a low 256µs pulse when a charge fault occurs to inform the host. |
| E5, E6         | CFL2     | Р                   | Phase 2 Flying Capacitor Negative Pins. Connect two 22 $\mu$ F or larger parallel capacitors between CFH2 and CFL2 pins as close as possible to the device.                               |
| F1, F2, F5, F6 | PGND     | Р                   | Power Ground Pin.                                                                                                                                                                         |
| F3             | AGND     | Р                   | Analog Ground Pin (reference for low current signals).                                                                                                                                    |
| F4             | REGN     | AO                  | Internal 3.3V LDO Output. Connect a 4.7µF MLCC capacitor between this pin and AGND.                                                                                                       |

#### NOTE:

1. P = power, AI = analog input, AO = analog output, AIO = analog input/output, DI = digital input, DO = digital output, DIO = digital input/output.

# **ELECTRICAL CHARACTERISTICS**

(T<sub>J</sub> = -40°C to +125°C, typical values are at T<sub>J</sub> = +25°C, unless otherwise noted.)

| PARAMETER SYMBOL                                          |                                              | CONDITIONS                                                                                                                | MIN                             | TYP | MAX                             | UNITS |
|-----------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|---------------------------------|-------|
| Supply Currents                                           |                                              |                                                                                                                           |                                 |     |                                 |       |
| VAC Input Quiescent Current<br>(No VBUS or BAT sources)   | I <sub>Q_VAC</sub>                           | ADC disabled, charge disabled, $Q_{OVP}$ used,<br>VAC OVP activated, $V_{VAC}$ = 12V, $V_{VBUS}$ = 0V,<br>$V_{VOUT}$ = 0V |                                 | 200 | 280                             | μA    |
| VBUS Power Input Quiescent<br>Current <sup>(1)</sup>      | I <sub>Q VBUS</sub>                          | ADC disabled, charge disabled, $Q_{OVP}$ used,<br>$V_{VBUS} = 8V$<br>ADC enabled, charge enabled, $Q_{OVP}$ used,         |                                 | 50  | 70                              | μA    |
|                                                           | _                                            | $V_{VBUS} = 8V > 2 \times V_{VOUT}$ , $f_{SW} = 500$ kHz                                                                  |                                 | 10  |                                 | mA    |
|                                                           |                                              | ADC disabled, charge disabled,<br>VBUS not present, $V_{VAC} = 0V$ , $V_{VOUT} = 4.5V$                                    |                                 | 10  | 30                              | μA    |
| Battery-Only Quiescent Current                            | Ια_νουτ                                      | ADC enabled, charge disabled, (after 1-shot ADC conversion complete), VBUS not present, $V_{VAC} = 0V, V_{VOUT} = 4.5V$   |                                 | 10  |                                 | μA    |
| VBUS Present Rising Threshold                             | $V_{\text{BUS}\_\text{PRESENT}\_R}$          | V <sub>VBUS</sub> rising                                                                                                  |                                 | 3   | 3.3                             | V     |
| VBUS Present Hysteresis                                   | $V_{\text{BUS}\_\text{PRESENT}\_\text{HYS}}$ |                                                                                                                           |                                 | 240 |                                 | mV    |
| External OVP Control                                      |                                              |                                                                                                                           |                                 |     |                                 |       |
| VAC Present Rising Threshold                              | $V_{\text{VAC}\_\text{PRESENT}\_R}$          | V <sub>VAC</sub> rising                                                                                                   |                                 | 3   | 3.35                            | V     |
| VAC Present Hysteresis                                    | $V_{\text{VAC}\_\text{PRESENT}\_\text{HYS}}$ |                                                                                                                           |                                 | 160 |                                 | mV    |
| VAC Present Rising Threshold Deglitch Time <sup>(1)</sup> | t <sub>vac_in_deg</sub>                      | $V_{BAT}$ = 4V, deglitch between $V_{VAC}$ rising above $V_{VAC}$ PRESENT R and starting external OVPFET turn-on          |                                 | 20  |                                 | ms    |
| VAC OVP Rising Threshold                                  | V <sub>VAC_OVP</sub>                         | $I^2C$ programmable, 1V per step, 12V by default                                                                          | 4                               |     | 19                              | V     |
| VAC OVP Threshold Accuracy                                | $V_{\text{VAC}\_\text{OVP}\_\text{ACC}}$     | V <sub>VAC_OVP</sub> = 5V or 12V                                                                                          | -2.7                            |     | 3.7                             | %     |
| VAC OVP Rising<br>Deglitch Time <sup>(1)</sup>            | t <sub>vac_ovp_deg</sub>                     | Deglitch between $V_{\text{VAC}}$ rising above $V_{\text{VAC}_{\text{OVP}}}$ and triggering the protection action         |                                 | 100 |                                 | ns    |
| VBUS Pull-Down Resistor                                   | $R_{PD_VBUS}$                                | V <sub>VBUS</sub> = 2V                                                                                                    |                                 | 1   |                                 | kΩ    |
| VAC Pull-Down Resistor                                    | $R_{PD\_VAC}$                                |                                                                                                                           |                                 | 60  | 70                              | Ω     |
| VAC Pull-Down Timeout <sup>(1)</sup>                      | $t_{VAC\_PD}$                                | AC_PDN_EN = 1                                                                                                             |                                 | 400 |                                 | ms    |
| VBAT Regulation Range                                     | $V_{BAT\_REG}$                               | l <sup>2</sup> C programmable, 50mV per step                                                                              | $V_{BAT_OVP}$ - 200mV           |     | V <sub>BAT_OVP</sub><br>- 50mV  |       |
| VBAT Regulation Accuracy                                  |                                              | $V_{BAT_{REG}}$ = 4.3V, $T_{J}$ = +25°C                                                                                   | -0.4                            |     | 0.4                             | %     |
|                                                           | VBAT_REG_ACC                                 | $V_{BAT_REG}$ = 4.3V, $T_J$ = -40°C to +125°C                                                                             | -0.8                            |     | 0.8                             | 70    |
| VBAT Regulation Entry<br>Deglitch Time <sup>(1)</sup>     | t <sub>vbat_in_deg</sub>                     | Deglitch between $V_{BAT}$ rising above $V_{BAT_{REG}}$ (entering regulation mode), and flag bit set to 1                 |                                 | 500 |                                 | μs    |
| IBAT Regulation Range                                     | I <sub>BAT_REG</sub>                         | l <sup>2</sup> C programmable, 100mA per step                                                                             | I <sub>ват_оср</sub><br>- 500mA |     | I <sub>ват_оср</sub><br>- 200mA |       |
| IBAT Regulation Accuracy                                  | I <sub>BAT_REG_ACC</sub>                     | $I_{BAT}$ = 4A, $R_{SEN}$ = 5m $\Omega$ , $T_J$ = +25°C                                                                   | -5.5                            |     | 5                               | %     |
| IBAT Regulation Entry<br>Deglitch Time <sup>(1)</sup>     | t <sub>IBAT_IN_DEG</sub>                     | Deglitch between $I_{\text{BAT}}$ rising above $I_{\text{BAT},REG}$ (entering regulation mode ) and flag bit set to 1     |                                 | 500 |                                 | μs    |
| Switched Capacitor Chargers                               |                                              |                                                                                                                           |                                 |     |                                 |       |
| VBUS to VOUT Resistance                                   | R <sub>DROPOUT</sub>                         | Bypass mode                                                                                                               |                                 | 30  | 45                              | mΩ    |
| $R_{\mbox{\scriptsize DSON}}$ of Reverse Blocking FET     | R <sub>DS_QRB</sub>                          | $V_{VBUS}$ = 10V, $V_{VOUT}$ = 5V, $I_{BAT}$ = 1A                                                                         |                                 | 10  | 18                              | mΩ    |
| $R_{DSON}$ of $Q_{CH1/2}$                                 | R <sub>DS_QCH</sub>                          | $V_{VBUS}$ = 10V, $V_{VOUT}$ = 5V, $I_{BAT}$ = 1A                                                                         |                                 | 26  |                                 | mΩ    |
| R <sub>DSON</sub> of Q <sub>DH1/2</sub>                   | R <sub>DS_QDH</sub>                          | $V_{VBUS}$ = 10V, $V_{VOUT}$ = 5V, $I_{BAT}$ = 1A                                                                         |                                 | 14  |                                 | mΩ    |
| $R_{DSON}$ of $Q_{CL1/2}$                                 | R <sub>DS_QCL</sub>                          | $V_{VBUS}$ = 10V, $V_{VOUT}$ = 5V, $I_{BAT}$ = 1A                                                                         |                                 | 14  |                                 | mΩ    |
| R <sub>DSON</sub> of Q <sub>DL1/2</sub>                   | R <sub>DS_QDL</sub>                          | $V_{VBUS}$ = 10V, $V_{VOUT}$ = 5V, $I_{BAT}$ = 1A                                                                         |                                 | 14  |                                 | mΩ    |

# **ELECTRICAL CHARACTERISTICS (continued)**

(T<sub>J</sub> = -40°C to +125°C, typical values are at T<sub>J</sub> = +25°C, unless otherwise noted.)

| PARAMETER                                           | SYMBOL                                   | CONDITIONS                                                                                                                 | MIN  | TYP      | MAX   | UNITS   |
|-----------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|----------|-------|---------|
| Protection                                          |                                          |                                                                                                                            | •    |          |       |         |
| nINT Low Pulse Duration when a<br>Protection Occurs | t <sub>INT</sub>                         |                                                                                                                            |      | 256      |       | μs      |
| VBUS OVP Rising Threshold<br>Programming Range      | $V_{\text{BUS}\_\text{OVP}}$             | I <sup>2</sup> C programmable, 100mV per step, 11.5V by default                                                            | 4    |          | 14    | V       |
| VBUS OVP Threshold Accuracy                         | $V_{\text{BUS}\_\text{OVP}\_\text{ACC}}$ | V <sub>BUS_OVP</sub> = 5V or 11.5V                                                                                         | -3.5 |          | 2     | %       |
| VBUS OVP Rising Deglitch Time <sup>(1)</sup>        | $t_{VBUS_OVP_DEG}$                       | Deglitch between V <sub>VBUS</sub> rising above V <sub>BUS_OVP</sub> and triggering protection action                      |      | 100      |       | ns      |
| IBUS OCP Threshold Programming                      | I <sub>BUS_OCP</sub>                     | Voltage dividerI²C programmable,mode100mA per step, 3A by default                                                          |      |          | 3.6   | A       |
| Range                                               | -603_0CF                                 | Bypass mode I <sup>2</sup> C programmable,<br>100mA per step, 5A by default                                                | 2.5  |          | 5.6   | ~       |
| IBUS OCP Threshold Initial Accuracy                 | I <sub>BUS_OCP_ACC</sub>                 | I <sub>BUS</sub> = 2.5A, T <sub>J</sub> = +25°C                                                                            | -6   |          | 6     | %       |
| IBUS OCP Deglitch Time                              | t <sub>IBUS_OCP_DEG</sub>                | Deglitch between I <sub>BUS</sub> rising above I <sub>BUS_OCP</sub><br>and triggering protection action                    |      | 50       |       | μs      |
| IBUS UCP Rising Threshold                           | I                                        | Rising, set by REG0x07[6] = 0                                                                                              | 200  | 300      | 400   | mA      |
|                                                     | BUS_UCP_R                                | Rising, set by REG0x07[6] = 1                                                                                              | 400  | 500      | 600   |         |
| IBUS UCP Rising Deglitch Time                       | t <sub>IBUS_UCPR_DEG</sub>               | Deglitch between I <sub>BUS</sub> rising above I <sub>BUS_UCP_R</sub><br>and triggering protection action                  |      | 10       |       | μs      |
|                                                     |                                          | Falling, set by REG0x07[6] = 0                                                                                             |      | 150      | 250   |         |
| IBUS UCP Falling Threshold                          | BUS_UCP_F                                | Falling, set by REG0x07[6] = 1                                                                                             |      | 250      | 350   | mA      |
| IBUS UCP Falling Deglitch Time                      | t <sub>IBUS_UCPF_DEG</sub>               | Deglitch between I <sub>BUS</sub> falling below I <sub>BUS_UCP_F</sub><br>and triggering protection action                 |      | 10       |       | μs      |
| VBAT OVP Rising Threshold<br>Programming Range      | $V_{\text{BAT}\_\text{OVP}}$             | I <sup>2</sup> C programmable, 25mV per step, 4.35V by default                                                             | 4    |          | 5     | V       |
| VBAT OVP Threshold Accuracy                         | $V_{\text{BAT}\_\text{OVP}\_\text{ACC}}$ | $V_{BAT_OVP} = 4.35V$                                                                                                      | -0.5 |          | 0.5   | %       |
| VBAT OVP Rising Deglitch Time                       | t <sub>vbat_ovp_deg</sub>                | Deglitch between V <sub>BAT</sub> rising above V <sub>BAT_OVP</sub><br>and triggering protection action                    |      | 8        |       | μs      |
| 0 0                                                 | 10.1.2011_020                            | During VBAT_REG                                                                                                            |      | 500      |       | μs      |
| IBAT OCP Threshold Programming<br>Range             | I <sub>BAT_OCP</sub>                     | l <sup>2</sup> C programmable, 100mA per step,<br>7.2A by default                                                          | 2    |          | 7.2   | А       |
| IBAT OCP Threshold Accuracy                         | I <sub>BAT_OCP_ACC</sub>                 | $I_{BAT}$ = 4A, $R_{SEN}$ = 5m $\Omega$ , $T_J$ = +25°C                                                                    | -5.5 |          | 5.5   | %       |
| IBAT OCP Deglitch Time                              | t <sub>IBAT_OCP_DEG</sub>                | Deglitch between I <sub>BAT</sub> rising above I <sub>BAT_OCP</sub><br>and triggering protection action                    |      | 50       |       | μs      |
| ,                                                   |                                          | During IBAT_REG                                                                                                            |      | 500      |       | μs      |
| VDRP OVP Threshold Programming<br>Range             | $V_{DRP_OVP}$                            | I <sup>2</sup> C programmable, 50mV per step,<br>300mV by default, V <sub>DRP</sub> = V <sub>VAC</sub> - V <sub>VBUS</sub> | 50   |          | 400   | mV      |
| TDIE OTP Rising Threshold                           | $T_{DIE_OTP}$                            |                                                                                                                            |      | 150      |       | °C      |
| Watchdog Timeout Programming Range <sup>(1)</sup>   | t <sub>WDT</sub>                         | l <sup>2</sup> C programmable, 0.5s by default                                                                             | 0.5  |          | 80    | S       |
| ADC Specification                                   |                                          |                                                                                                                            |      |          |       |         |
| ADC Resolution                                      | ADC <sub>RES</sub>                       |                                                                                                                            |      | 12       |       | bits    |
| ADC Conversion Time (1)                             | $t_{ADC_CONV}$                           | Report data for each channel                                                                                               |      | 3        | 3.5   | ms      |
| ADC BUS Voltage Readable in                         | V <sub>BUS_ADC</sub>                     | Range                                                                                                                      |      |          | 16.38 | V       |
| REG0x12 and REG0x13                                 |                                          | LSB                                                                                                                        |      | 4        |       | mV      |
| ADC BUS Voltage Accuracy                            | $V_{BUS\_ADC\_ACC}$                      | V <sub>VBUS</sub> = 3.3V to 11.5V, T <sub>J</sub> = 0°C to +85°C                                                           | -2.5 |          | 2     | %       |
| ADC BUS Current Readable in<br>REG0x14 and REG0x15  | I <sub>BUS_ADC</sub>                     | Range<br>LSB                                                                                                               | 0    | 2        | 8.19  | A<br>mA |
| ADC BUS Current Accuracy                            | IBUS ADC ACC                             | $I_{BUS} = 2A, T_J = 0^{\circ}C$ to +85°C                                                                                  |      | 2        |       | %       |
| All of Boo Ganonic Accuracy                         | BUS_ADC_ACC                              | <sup>1805</sup> 27, 1 = 0 0 10 10 00 0                                                                                     |      | <u> </u> |       | 70      |

# **ELECTRICAL CHARACTERISTICS (continued)**

 $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ typical values are at } T_J = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                                                  | SYMBOL                                   | CONDITIONS                                             | MIN   | TYP  | MAX  | UNITS |
|------------------------------------------------------------|------------------------------------------|--------------------------------------------------------|-------|------|------|-------|
| ADC BAT Voltage Readable in                                | M                                        | Range                                                  | 0     |      | 5.5  | V     |
| REG0x16 and REG0x17                                        | V <sub>BAT_ADC</sub>                     | LSB                                                    |       | 2    |      | mV    |
| ADC BAT Voltage Initial Accuracy                           | $V_{\text{BAT}\_\text{ADC}\_\text{ACC}}$ | V <sub>BAT</sub> = 3V to 4.8V, T <sub>J</sub> =+25°C   | -0.85 |      | 0.75 | %     |
| ADC BAT Current Readable in                                |                                          | Range                                                  | 0     |      | 8.19 | А     |
| REG0x18 and REG0x19                                        | IBAT_ADC                                 | LSB                                                    |       | 2    |      | mA    |
| ADC BAT Current Initial Accuracy                           | I <sub>BAT_ADC_ACC</sub>                 | $I_{BAT}$ = 4A, $R_{SEN}$ = 5m $\Omega$ , $T_J$ =+25°C | -7.5  |      | 7.5  | %     |
| ADC TDIE Temperature Readable in                           | т                                        | Range                                                  | -40   |      | 150  | °C    |
| REG0x1A                                                    | T <sub>DIE_ADC</sub>                     | LSB                                                    |       | 1    |      | °C    |
| ADC TDIE Temperature Accuracy                              | T <sub>DIE_ADC_ACC</sub>                 |                                                        |       | ±4   |      | °C    |
| Logic I/O Threshold (SCL, SDA and nl                       | NT Pins)                                 |                                                        |       |      |      |       |
| High Level Input Voltage                                   | V <sub>IH_I2C</sub>                      | SCL and SDA pins                                       | 1.3   |      |      | V     |
| Low Level Input Voltage                                    | V <sub>IL_I2C</sub>                      | SCL and SDA pins                                       |       |      | 0.4  | V     |
| Low Level Output Voltage                                   | V <sub>OL_I2C</sub>                      | Sink 5mA, SDA and nINT pins                            |       |      | 0.4  | V     |
| I <sup>2</sup> C Characteristics                           |                                          |                                                        |       |      |      |       |
|                                                            |                                          | Fast-mode                                              |       | 400  |      |       |
| SCL Clock Frequency                                        | f <sub>ськ</sub>                         | Fast-mode plus                                         |       | 1000 | ) kł |       |
| DP/DM Detection                                            | •                                        | •                                                      | •     | -    | -    | •     |
| DP Force Detection Voltage                                 | V <sub>DP_SRC</sub>                      |                                                        | 0.55  | 0.6  | 0.65 | V     |
| DM Pull-Down Detection Threshold                           | $V_{DAT\_REF}$                           |                                                        |       |      | 0.4  | V     |
| DM Pull-Down Detection Debounce Time $^{\left( 1\right) }$ | t <sub>DCD_DBNC</sub>                    |                                                        |       | 60   |      | ms    |

NOTE:

1. Guaranteed by design.

### **TYPICAL PERFORMANCE CHARACTERISTICS**

Typical performance characteristics are taken with test equipment and the demo board for non-switching and switching tests, respectively.







### **TYPICAL PERFORMANCE CHARACTERISTICS (continued)**

Typical performance characteristics are taken with test equipment and the demo board for non-switching and switching tests, respectively.



# **TYPICAL APPLICATION CIRCUIT**



Figure 2. Typical Application Circuit

# FUNCTIONAL BLOCK DIAGRAM



Figure 3. Functional Block Diagram

### DETAILED DESCRIPTION

The SGM41600 is an efficient 6A battery charger that operates in voltage divider mode (switched-capacitor charge pump) or in bypass mode. A two-phase switched-capacitor core is integrated in the device to minimize the ripples and improve efficiency in the voltage divider mode. A FET control output for protection, a reverse blocking NFET and all other necessary protection features for safe charging are included. A high speed 12-bit ADC converter is also included to provide bus voltage, bus current, battery voltage, battery current, and die temperature information for the charge management host via I<sup>2</sup>C serial interface.

#### **Charge-Pump Voltage Divider Mode**

The charge-pump voltage divider mode operates with a fixed 50% duty cycle. The basic principle of operation is shown in Figure 4. In period 1, Q1 and Q3 are tuned on and  $V_{PMID}$  charges the  $C_{FLY}$  and the battery (in series) such that:

$$V_{CFLY} = V_{PMID} - V_{BAT}$$
(1)

In period 2, Q2 and Q4 are turned on and  $C_{\mathsf{FLY}}$  appears in parallel with the battery:

$$V_{CFLY} = V_{BAT}$$
 (2)

Ignoring the small fluctuation of the capacitor and battery voltages in period 1 and 2 in steady state operation, Equation 1 and 2 can be combined to calculate capacitor voltage:

$$V_{CFLY} = V_{BAT} = V_{PMID}/2$$
(3)

Ignoring small energy loss in each switching period, the input and output cycle-average powers are equal. Therefore,

$$V_{PMID} \times I_{BUS} = V_{BAT} \times I_{BAT}$$
(4)

or



#### Figure 4. Voltage Divider Charger Operating Principle

Assuming no charge leakage path and considering  $R_{EFF}$  as the effective input to output resistance (due to the switch on-resistances and  $C_{FLY}$  losses), the divider can be modeled as shown in Figure 5. Using this model, the output voltage is half of the input voltage under no load conditions as explained before. The SGM41600 has two phases of such architecture operating at  $f_{SW}$  frequency with 180° phase difference. Each phase provides  $I_{VOUT}/2$  at the VOUT node, so:

$$V_{\text{VOUT}} = \frac{1}{2} V_{\text{PMID}} - \frac{1}{2} R_{\text{EFF}} \times I_{\text{VOUT}}$$
(6)

At low switching frequencies the capacitor charge sharing losses are dominant and  $R_{EFF} \approx 1/(4f_{SW}C_{FLY})$ . As frequency increases,  $R_{EFF}$  finally approaches ( $R_{DS\_QCH} + R_{DS\_QDH} + R_{DS\_QCL} + R_{DS\_QDL}$ )/2.



Figure 5. Model of Voltage Divider

The two-phase interleaved operation ensures a smooth input current and simplifies the noise filtering. The VOUT ripple can be estimated by first order approximation of  $C_{FLY}$  voltage drop due to the discharge in the half period, plus the discharge drop during the short dead time (15ns, TYP).

Selecting high quality  $C_{FLY}$  capacitors and proper switching frequency are the key factors for a well performing capacitor voltage divider. Switching frequency selection is a trade-off between efficiency and capacitor size. Lower frequency increases efficiency by reducing switching losses but requires larger capacitance to maintain low output ripple and low output impedance ( $R_{EFF}$ ). An optimum switching frequency can be found for any selected  $C_{FLY}$  capacitor to minimize losses.

#### Bypass Mode

The SGM41600 is designed to operate in bypass mode when  $V_{BUS}$  is close to the  $V_{VOUT}$ . When such valid voltage is present on VBUS, the device enters bypass mode and all switches between VBUS and VOUT are fully turned on while the other switches are kept off. When  $V_{BUS}$  is near  $V_{VOUT}$ , the bypass mode offers the best efficiency and the device is capable of sourcing up to 5.6A (Maximum 4A continuous current is recommended in this mode).

The output voltage is close to the  $V_{BUS}$  minus a voltage drop caused by the on-resistances of the RBFET plus the two high-side switches of the two phases in parallel. So the REFF in bypass mode is:

 $R_{\text{EFF}}(Bypass mode) \approx (R_{\text{DS}_{QCH1}} + R_{\text{DS}_{QDH1}}) || (R_{\text{DS}_{QCH2}} + R_{\text{DS}_{QDH2}})$ (7)

where  $R_{DS_QXX}$  is the on-resistance of the switch xx.

### **DETAILED DESCRIPTION (continued)**

#### **Charge System**

The SGM41600 is a slave charger device and needs a host. The host must set up all protection functions and disable the main charger before enabling the SGM41600. The host must monitor the nINT interrupts especially during high current charging. It must also communicate with the wall adapter to control the charge current.

Figure 6 shows the block diagram of a charge system using the SGM41600 along with a PD controller and other devices. In this system, the SGM41600 can be used to detect the adapter by USB BC1.2. It allows each of the D+/D- lines to be controlled independently to output one of the preset voltage levels (0V, 0.6V, 1.2V, 2.0V, 2.7V, 3.3V, and Hi-Z). Each line can be set to one of these presets via I<sup>2</sup>C in REG0x36. This allows the implementation of a handshaking protocol between the charger and an adapter with an interface that allows adjusting the voltage. Since the adapter voltage is controllable, the operating point of the charger can be fine-tuned to ensure high efficiency during charging. When the smart wall adapter is detected, the AP unit controls the switching charger (SGM41516) that powers the load system and the switched capacitor charger (SGM41600) that provides high current charging. The communication between those devices is via I<sup>2</sup>C serial interface.

A typical charge profile for a high-capacity battery using switching charger and switched capacitor charger together is shown in Figure 7. During the trickle charge and pre-charge, the charging is controlled by the switching charger. Once the battery voltage reaches 3V, the adapter can negotiate for a higher bus voltage and enable the SGM41600 for charging (bypass or voltage divider mode). Once the battery voltage reaches the  $V_{BAT_REG}$  point, the SGM41600 provides feedback to the adapter to reduce the current. This will eventually reduce and ramp down the bus current below  $I_{BUS_UCP_F}$ .

#### **Startup Sequence**

The SGM41600 is powered from the greater of VAC or VOUT (VAC is used as sense input for adapter voltage as well). The internal watchdog timer is enabled by default and if no I<sup>2</sup>C read or write occurs before its expiry, the ADC\_EN and CHG\_MODE bits are reset to their default values and after an initial 8ms power-up time, an INT pulse is triggered to show watchdog timeout. The host should not attempt to read or write before this initial nINT signal.

The device does not start charging after powered up, because by default the charger is disabled. The ADC can be enabled and the host can read the system parameters before enabling charge. The charge can be enabled only if  $V_{VBUS} > V_{BUS}$  PRESENT R and  $V_{BATP} > 2.8V$ .

# Device Power-Up from Battery without Input Source

To reduce the quiescent current and maximize the battery run time when it is the only available source, the REGN LDO and most of the sensing circuits are turned off, except AC\_PRESENT, BUS\_INSERT and BAT\_INSERT functions. When the BUS\_PDN\_EN bit is set, the external OVPFET is turned off, and VBUS pull-down  $R_{PD_VBUS}$  is activated to help discharging VBUS after a hot-plug event. This will keep the device in low quiescent current mode even after an input source is plugged.

# **DETAILED DESCRIPTION (continued)**



Figure 7. SGM41600 System Charging Profile

### **DETAILED DESCRIPTION (continued)**

#### **Device Power-Up from Input Source**

When an input source is plugged-in and the  $V_{VBUS} > V_{BUS_{PRESENT_R}}$  condition is valid, the host must initialize all protections to the desired thresholds before enabling charge. The protection thresholds that need to be set are AC\_OVP, VBUS\_LO, VBUS\_HI, BUS\_OVP, IBUS\_OCP, IBUS\_UCP, BAT\_OVP, IBAT\_OCP, VBAT\_REG, IBAT\_REG, and VDRP\_OVP. If one of the protection trigger conditions is met, the charger stops switching. It will also turn off the external OVPFET when AC\_OVP or BUS\_SC event occurs.

After setting protections, the VBUS voltage is checked to be between  $2 \times V_{BUS\_LO} \times V_{VOUT}$  and  $2 \times V_{BUS\_HI} \times V_{VOUT}$  to allow voltage divider mode operation, or between  $V_{BUS\_LO} \times V_{VOUT}$  and  $V_{BUS\_HI} \times V_{VOUT}$  for bypass mode operation. Charging is enabled and current flows into the battery when the host sets bypass or voltage divider mode by writing 001 or 010 in the CHG\_MODE[2:0] bits respectively. Then raising the VBUS voltage will increase the battery charge current. When the converter is on, any command to change the charge mode is ignored. To do so, the charging must be disabled first, and then the charge mode can be changed by  $I^2C$  serial interface.

#### **REGN Management**

The SGM41600 internal digital core is powered by the REGN LDO. This LDO is enabled and powered by PMID. A  $4.7\mu F$  or lager capacitor is required on the REGN pin.

#### ADC

The SGM41600 integrates a fast 5-channel, 12-bit ADC converter to monitor input/output currents and voltages and the temperature of the device. The ADC is controlled by the

ADC\_CTRL register. Setting the ADC\_EN bit to 1 enables the ADC. This bit can be used to turn off the ADC and save power when it is not needed. The ADC\_RATE bit allows choosing continuous conversion or 1-shot conversion mode. The ADC operates independent of the faults, unless the host sets the ADC\_EN bit to 0.

The ADC can operate if  $V_{VBUS} > V_{BUS_PRESENT_R}$  or  $V_{BATP} > 2.8V$  condition is valid. Otherwise the ADC conversion is postponed until one of them is satisfied. The ADC readings are valid only for DC values and not for transients.

By default, all ADC channels are converted in continuous conversion mode except the channels disabled by the ADC\_CTRL register. If the 1-shot conversion mode is selected, the ADC\_DONE\_FLAG bit is set to 1 when all channels are converted, then the ADC\_EN bit is reset to 0. In the continuous conversion mode, the ADC\_DONE\_FLAG bit is set to 0.

#### nINT Pin, Flag and Mask Bits

The nINT pin is an open-drain output and must be pulled up to a logic high rail. It is pulled low with a duration of  $t_{\text{INT}}$  to notify the host when it is triggered by an event. See the register map for all event flag and control bits.

When an event occurs, a nINT signal is sent to the host and the corresponding flag bit is set to 1. The flag bit can be reset by read only after the fault is cleared. The nINT signal is not re-sent if an event is still present after the flag bit is read, unless another kind of event occurs. If an event mask bit is set, that event will not send nINT signal, but the flag bit is still updated independent of the mask bit.

# I<sup>2</sup>C Controlled Single-Cell 6A Switched-Capacitor Fast Charger with Bypass Mode and ADC

# **DETAILED DESCRIPTION (continued)**

#### **Fault Event and Protection Status**

Table 1 shows the protection features and corresponding conditions of the device.

#### VAC Over-Voltage Protection (AC\_OVP)

The SGM41600 monitors the adapter voltage on the VAC pin to control the external OVPFET using OVPGATE output. The VAC over-voltage protection circuit is powered by VAC and is enabled if V<sub>VAC</sub> rises above V<sub>VAC\_PRESENT\_R</sub>. If V<sub>VAC</sub> is above V<sub>VAC\_PRESENT\_R</sub> for at least  $t_{VAC\_IN\_DEG}$  time, a 5V gate voltage

is sent to the OVPGATE output to turn on the external OVPFET. If the V<sub>VAC</sub> reaches the V<sub>VAC\_OVP</sub> threshold for t<sub>VAC\_OVP\_DEG</sub> deglitch time, the gate voltage starts to drop. Figure 8 shows the AC\_OVP and OVPGATE operation timings. The V<sub>VAC\_OVP</sub> threshold can be set by I<sup>2</sup>C serial interface. The adapter voltage must never exceed the absolute maximum rating of the VAC pin and the external OVPFET.

#### Table 1. Fault Event List

| FAULT EVENT      | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                          | PROTECTION ACTION                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| AC_OVP           | $V_{VAC}$ > $V_{VAC_OVP}$ for $t_{VAC_OVP_DEG}$ during AC_PRESENT interval                                                                                                                                                                                                                                                                                                                          | Turn off OVPFET and $Q_{RB}$ , enable $R_{PD_VBUS}$ , and reset CHG_MODE[2:0] to 000 |
| BUS_SC           | $\label{eq:busicestimate} \begin{array}{l} V_{\text{BUS}} < 2V \mbox{ during BUS_INSERT interval} \\ \mbox{or during OVPFET turn-on interval} \\ \mbox{or reverse } I_{\text{ORB}} > 4A \mbox{ during switching} \\ \mbox{or } V_{\text{VBUS}} < 1.9 \times V_{\text{VOUT}} \mbox{ in divider mode} \\ \mbox{or } V_{\text{VBUS}} < 0.95 \times V_{\text{VOUT}} \mbox{ in bypass mode} \end{array}$ | Turn off OVPFET and $Q_{RB}$ , and reset CHG_MODE[2:0] to 000                        |
| VBUS_LO          | CHG_MODE[2:0] ≠ 000 (Off Mode)<br>(disabled after switching for 100s)                                                                                                                                                                                                                                                                                                                               | Charging initiation suspended                                                        |
| VBUS_HI          | CHG_MODE[2:0] ≠000 (Off Mode)<br>(disabled after switching for 100s)                                                                                                                                                                                                                                                                                                                                | Charging initiation suspended                                                        |
| BUS_OVP          | $V_{VBUS} > V_{BUS\_OVP} \text{ for } t_{VBUS\_OVP\_DEG} \text{ during } BUS\_INSERT \text{ interval}$                                                                                                                                                                                                                                                                                              | Turn off $Q_{RB}$ and reset CHG_MODE[2:0] to 000                                     |
| IBUS_OCP         | CHG_MODE[2:0] ≠ 000 (Off Mode)                                                                                                                                                                                                                                                                                                                                                                      | Turn off $Q_{RB}$ and reset CHG_MODE[2:0] to 000                                     |
| IBUS_UCP         | CHG_MODE[2:0] ≠ 000 (Off Mode)                                                                                                                                                                                                                                                                                                                                                                      | Turn off $Q_{RB}$ and reset CHG_MODE[2:0] to 000                                     |
| IBUS_UCP_TIMEOUT | I <sub>BUS</sub> < I <sub>BUS_UCP_R</sub> after 100s timeout                                                                                                                                                                                                                                                                                                                                        | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| BAT_OVP          | $V_{BAT} > V_{BAT_{OVP}}$ for $t_{VBAT_{OVP}_{DEG}}$ during BAT_INSERT interval                                                                                                                                                                                                                                                                                                                     | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| IBAT_OCP         | CHG_MODE[2:0] ≠ 000 (Off Mode)                                                                                                                                                                                                                                                                                                                                                                      | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| VOUT_SC          | CHG_MODE[2:0] ≠ 000 (Off Mode)                                                                                                                                                                                                                                                                                                                                                                      | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| CFLY_SC          | CHG_MODE[2:0] = 010 (Voltage Divider Mode)                                                                                                                                                                                                                                                                                                                                                          | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| CONV_OCP         | CHG_MODE[2:0] = 010 (Voltage Divider Mode)                                                                                                                                                                                                                                                                                                                                                          | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| VDRP_OVP         | CHG_MODE[2:0] ≠ 000 (Off Mode)                                                                                                                                                                                                                                                                                                                                                                      | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| REG_TIMEOUT      | CHG_MODE[2:0] ≠ 000 (Off Mode)                                                                                                                                                                                                                                                                                                                                                                      | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |
| TDIE_OTP         | CHG_MODE[2:0] ≠ 000 (Off Mode) or ADC_EN = 1                                                                                                                                                                                                                                                                                                                                                        | Turn off Q <sub>RB</sub> and reset CHG_MODE[2:0] to 000                              |



Figure 8. AC\_OVP and OVPGATE Operation Timings

### **DETAILED DESCRIPTION (continued)**

#### Input Short-Circuit Protection (BUS\_SC)

The BUS\_SC function monitors the VBUS pin for short-circuit. This function is enabled if the external OVPFET is turned on or if  $V_{VBUS}$  rises above  $V_{BUS_PRESENT_R}$ . If the  $V_{VBUS}$  falls below 2V (BUS\_SC event), the OVPFET is turned off, and charging is stopped. CHG\_MODE[2:0] bits are reset to 000 (disable). Also, BUS\_ABSENT\_FLAG bit is set to 1, and an INT pulse is asserted. The device will wait for 650ms before automatically re-enabling and initiating startup sequence.

During charging, if V<sub>VBUS</sub> is less than 1.9 × V<sub>VOUT</sub> in divider mode or 0.95 × V<sub>VOUT</sub> in bypass mode, or if the Q<sub>RB</sub> reverse current rises above 4A, the Q<sub>RB</sub> and OVPFET are turned off, and charging is stopped. CHG\_MODE[2:0] bits are reset to 000 (disable). Also, BUS\_ABSENT\_FLAG bit is set to 1, and an INT pulse is asserted.

# VBUS Charge Voltage Range (VBUS\_LO and VBUS\_HI)

The VBUS\_LO and VBUS\_HI functions are included to avoid problems due to wrong V<sub>BUS</sub> setting for charging. Under no charge condition if V<sub>VBUS</sub> is less than (V<sub>VOUT</sub> × V<sub>BUS\_LO</sub> × 2) or above (V<sub>VOUT</sub> × V<sub>BUS\_HI</sub> × 2), the device remains in charge initiation operation if the voltage divider mode is selected. If the bypass mode is selected, the range is from (V<sub>VOUT</sub> × V<sub>BUS\_LO</sub>) to (V<sub>VOUT</sub> × V<sub>BUS\_HI</sub>). Charging will start once V<sub>BUS</sub> is within the charge range. VBUS\_LO and VBUS\_HI functions are enabled for maximum 100s at startup and are disabled if I<sub>BUS</sub> is above I<sub>BUS\_UCP\_R</sub> during a period of 100s. The VBUS\_LO and VBUS\_HI thresholds can be set by I<sup>2</sup>C serial interface.

#### Input and Battery Over-Voltage Protections (BUS\_OVP and BAT\_OVP)

The BUS\_OVP and BAT\_OVP functions detect input and output charge voltage conditions. If either input or output voltage is higher than the protection threshold, the charger is turned off and CHG\_MODE[2:0] bits are reset to 000 (disable). The BUS\_OVP function monitors VBUS pin voltage. The BAT\_OVP uses BATP and BATN/SRP remote sense pins to monitor differential voltage between the battery terminals. To minimize the risk of battery terminal short in the manufacturing process, a series 100 $\Omega$  resistor on the BATP pin is required. The BUS\_OVP and BAT\_OVP thresholds can be set by I<sup>2</sup>C serial interface.

#### Input and Battery Over-Current Protections (IBUS\_OCP and IBAT\_OCP)

The IBUS\_OCP function monitors the input current via  $Q_{\text{RB}}.$  If CHG\_MODE[2:0] bits are set to enable charge, the  $Q_{\text{RB}}$  is

turned on and the IBUS\_OCP function starts detecting the input current. If the I<sub>BUS</sub> reaches I<sub>BUS\_OCP</sub> threshold, the device stops charging and resets CHG\_MODE[2:0] bits to 000 (disable). The battery current is monitored by the voltage across an external 5m $\Omega$  series shunt resistor. This differential voltage is measured between BATN/SRP and SRN pins. If I<sub>BAT\_OCP</sub> threshold is reached, the device stops charging and resets CHG\_MODE[2:0] bits to 000 (disable). The IBUS\_OCP and IBAT\_OCP thresholds can be set by I<sup>2</sup>C serial interface.

#### Input Under-Current Protection (IBUS\_UCP)

The IBUS\_UCP function detects the input current via  $Q_{RB}$ . After charging is started, a 100s timer is enabled and  $I_{BUS}$ current is compared with  $I_{BUS_UCP_R}$  (selected by the IBUS\_UCP bit). If  $I_{BUS}$  cannot exceed  $I_{BUS_UCP_R}$  within the 100s period, the charging will be stopped and CHG\_MODE[2:0] bits are reset to 000 (disable). If  $I_{BUS}$ exceeds  $I_{BUS_UCP_R}$  within the 100s period, the timer is stopped and from then, if  $I_{BUS}$  falls below the  $I_{BUS_UCP_F}$ threshold, the charging will be stopped and CHG\_MODE[2:0] bits are reset to 000 (disable).

**VOUT Short-Circuit Protection (VOUT\_SC)** The VOUT\_SC function monitors the VOUT pin for short-circuit. This function is enabled during charging. If V<sub>VOUT</sub> falls below V<sub>VBUS</sub>/2.28 threshold when the voltage divider mode is selected, the charger is turned off and CHG\_MODE[2:0] bits are reset to 000 (disable). Also, the PIN\_DIAG\_FLAG bit is set to 1, and an INT pulse is generated. When the bypass mode is selected, the threshold is V<sub>VBUS</sub>/1.14.

CFLY Short-Circuit Protection (CFLY\_SC) The CFLY SC function identifies the health of flying capacitors before and during voltage divider switching (charging). The device initialization process is started after CHG\_MODE[2:0] bits are set to 010. When  $V_{BUS}$  is in the charge range, the flying capacitors (C<sub>FLY</sub>) in both phases are pre-charged. A CFLY short-circuit is detected if they cannot be charged, and the voltage between  $V_{CFHx}$  and  $V_{CFLx}$ remains below 2V. If so, the initialization process is stopped and CHG\_MODE[2:0] bits are reset to 000 (disable). Even if C<sub>FLY</sub> capacitors pass the short-circuit test in the initialization process, the CFLY SC function remains active and whenever a V<sub>CFLY</sub> voltage falls below 2V, the charger is turned off and CHG\_MODE[2:0] bits are reset to 000 (disable). The PIN DIAG FLAG bit is set to 1 and an INT pulse is generated as well. During a CFLY SC event, other protection events such as IBUS\_OCP, BAT\_OVP or CONV\_OCP may occur.

### **DETAILED DESCRIPTION (continued)**

A CFLY discharge circuit is activated before the internal RBFET ( $Q_{RB}$ ) is turned on if  $V_{VBUS} > V_{BUS_{PRESENT_R}}$  to prevent over-current stress at the start of charging.

**Converter Over-Current Protection (CONV\_OCP)** The CONV\_OCP function monitors the converter switch operating currents. If the  $Q_{CHx}$  and  $Q_{DLx}$  currents reach switch OCP threshold during voltage divider mode, the CONV\_OCP\_FLAG bit is set to 1, an INT pulse is generated, the charging is stopped, and CHG\_MODE[2:0] bits are reset to 000 (disable).

#### Battery Voltage and Current Regulation (VBAT\_REG and IBAT\_REG)

The SGM41600 has VBAT\_REG and IBAT\_REG regulation functions to regulate the battery voltage and current for a short period before the system can re-adjust the conditions such that these functions can be disabled. The regulation thresholds can be set by  $I^2C$  serial interface.

The VBAT\_REG function monitors the differential voltage between BATP and BATN/SRP pins and if the battery voltage is above the  $V_{BAT_REG}$  threshold, the OVPGATE voltage is controlled to regulate the battery voltage.

The VBAT\_REG\_FLAG bit is also set to 1, and an INT pulse is generated. Then the host can negotiate with the adapter to reduce the current. This will gradually reduce the current until the bus current falls to the  $I_{BUS\ UCP\ F}$  and charging will end.

Similarly, the IBAT\_REG function monitors the differential voltage between BATN/SRP and SRN pins to find the battery

current and if the  $I_{BAT_REG}$  threshold is exceeded, the OVPGATE voltage is controlled (reduced) to regulate the charge current.

If one of the regulation functions is triggered and persist for 650ms when REG\_TIMEOUT\_DIS bit is set to 0, the charging will be stopped and CHG\_MODE[2:0] bits are reset to 000 (disable). The system should adjust the charging conditions to prevent the battery voltage and current regulation for more than 650ms (or prevent triggering of the VDRP\_OVP).

**Dropout Over-Voltage Protection (VDRP\_OVP)** When VBAT\_REG or IBAT\_REG is active, a large voltage drop may appear on the external OVPFET and cause excessive power loss and heat. To avoid that, the VDRP\_OVP function monitors the voltage drop between VAC and VBUS pins. If it is higher than  $V_{DRP_OVP}$  threshold for  $t_{DRP_OVP_DEG}$  deglitch time (set by VDRP\_OVP\_DEG bit in REG0x05), the charging will be stopped and CHG\_MODE[2:0] bits are reset to 000 (disable). The  $V_{DRP_OVP}$  threshold and  $t_{DRP_OVP_DEG}$  deglitch time can be programmed by  $I^2C$  serial interface.

**Die Over-Temperature Protection (TDIE\_OTP)** The TDIE\_OTP function prevents charging in over-temperature condition. The die temperature is monitored and if the +150°C threshold is reached, the charging is stopped and CHG\_MODE[2:0] bits are reset to 000 (disable). An automatic startup sequence can initiate if the die temperature falls below +130°C.

### **REGISTER MAP**

All registers are 8-bit and individual bits are named from D[0] (LSB) to D[7] (MSB).

### I<sup>2</sup>C Slave Address of SGM41600 is: 0x6F (0b1101111 + W/R)

| FUNCTION                          | FLAG    | MASK    | THRESHOLD<br>SETTING  | ENABLE  | DEGLITCH |
|-----------------------------------|---------|---------|-----------------------|---------|----------|
| REG_RST                           | _       | _       | 0x00[7]               | _       | _        |
| CHG_MODE                          | —       | _       | 0x00[6:4]             | —       | —        |
| WD_TIMEOUT                        | 0x0F[5] | 0x10[5] | 0x00[2:0]             | 0x00[3] | _        |
| FSW_SET                           | _       | _       | 0x01[7:5]             | _       | _        |
| FSW_SHIFT                         | _       | _       | 0x01[4:3]             | _       | _        |
| PIN_DIAG<br>(CFLY_SC and VOUT_SC) | 0x0F[0] | 0x10[0] |                       | 0x02[7] | _        |
| VBUS_LO                           | 0x0D[2] | 0x0E[2] | 0x02[3:2]             | 0x02[5] | _        |
| <br>VBUS_HI                       | 0x0D[1] | 0x0E[1] | 0x02[1:0]             | 0x02[4] | _        |
| BUS_SC and BUS_ABSENT             | 0x0F[3] | 0x10[3] | 0x01[0]               | _       | _        |
| <br>DEVICE_REV                    | _       | _       | 0x03[7:4]             | _       | _        |
| <br>DEVICE_ID                     |         | _       | 0x03[3:0]             | _       | _        |
| AC_OVP                            | 0x0B[7] | 0x0C[7] | 0x04[3:0]             | 0x04[4] | —        |
| AC_PDN                            | 0x0B[6] | 0x0C[6] |                       | 0x05[7] | _        |
| BUS_PDN                           | 0x0B[5] | 0x0C[5] | _                     | 0x05[6] | _        |
| VDRP_OVP                          | 0x0B[4] | 0x0C[4] | 0x05[2:0]             | 0x05[5] | 0x05[4]  |
| BUS_OVP                           | 0x0B[3] | 0x0C[3] | 0x06[6:0]             | 0x06[7] | _        |
| IBUS_OCP                          | 0x0B[2] | 0x0C[2] | 0x07[4:0]             | 0x07[5] | _        |
| IBUS_UCP_RISE                     | 0x0B[1] | 0x0C[1] | 0x07[6]               | 0x07[7] | _        |
| IBUS_UCP_FALL                     | 0x0B[0] | 0x0C[0] | 0x07[6]               | 0x07[7] | —        |
| IBUS_UCP_TIMEOUT                  | 0x0F[2] | 0x10[2] | —                     |         | —        |
| BAT_OVP                           | 0x0D[7] | 0x0E[7] | 0x08[5:0]             | 0x08[7] | —        |
| IBAT_OCP                          | 0x0D[6] | 0x0E[6] | 0x09[5:0]             | 0x09[7] | —        |
| VBAT_REG                          | 0x0D[5] | 0x0E[5] | 0x0A[1:0]             | 0x0A[2] | —        |
| IBAT_REG                          | 0x0D[4] | 0x0E[4] | 0x0A[4:3]             | 0x0A[5] | —        |
| REG_TIMEOUT                       |         | —       | —                     | 0x0A[6] | —        |
| TDIE_OTP                          | 0x0D[3] | 0x0E[3] | —                     | —       | —        |
| CONV_OCP                          | 0x0D[0] | 0x0E[0] | 0x01[1]               |         | —        |
| BUS_INSERT                        | 0x0F[7] | 0x10[7] | —                     | _       | _        |
| BAT_INSERT                        | 0x0F[6] | 0x10[6] | —                     |         |          |
| AC_ABSENT                         | 0x0F[4] | 0x10[4] | —                     | _       | —        |
| ADC_DONE                          | 0x0F[1] | 0x10[1] | —                     |         | —        |
| ADC_EN                            | _       | —       | —                     | 0x11[7] | —        |
| ADC_RATE                          |         | _       | 0x11[6]               | _       | —        |
| VBUS_ADC                          | —       | —       | 0x12[3:0] + 0x13[7:0] | 0x11[5] | —        |
| IBUS_ADC                          |         |         | 0x14[3:0] + 0x15[7:0] | 0x11[4] | —        |
| VBAT_ADC                          | —       | —       | 0x16[3:0] + 0x17[7:0] | 0x11[3] | —        |
| IBAT_ADC                          |         | —       | 0x18[3:0] + 0x19[7:0] | 0x11[2] | —        |
| TDIE_ADC                          | —       | —       | 0x1A[7:0]             | 0x11[1] | —        |

Bit Types:

| R:   | Read only           |
|------|---------------------|
| R/W: | Read/Write          |
| RC:  | Read clears the bit |
|      |                     |

R/WC: Read/Write. Writing a '1' clears the bit. Writing a '0' has no effect.

#### REG0x00: CONTROL1 Register Address [reset = 0x00]

| BITS   | BIT NAME       | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                           | RESET BY                                        |
|--------|----------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| D[7]   | REG_RST        | 0       | R/W  | Register Reset<br>0 = No register reset (default)<br>1 = Reset all registers to their default values                                                                                                                  | REG_RST                                         |
| D[6:4] | CHG_MODE[2:0]  | 000     | R/W  | Charge Mode Control<br>000 = Off mode (default)<br>001 = Forward bypass mode<br>010 = Forward charge-pump voltage divider mode<br>011 ~ 111 = Off mode<br>Note: These bits are not allowed to change during charging. | REG_RST,<br>Watchdog or<br>many other<br>events |
| D[3]   | WDT_DIS        | 0       | R/W  | Watchdog Enable<br>0 = Watchdog enabled (default)<br>1 = Watchdog disabled                                                                                                                                            | REG_RST                                         |
| D[2:0] | WDT_TIMER[2:0] | 000     | R/W  | Watchdog Timer Setting<br>000 = 0.5s (default)<br>001 = 1s<br>010 = 2s<br>011 = 5s<br>100 = 10s<br>101 = 20s<br>110 = 40s<br>111 = 80s                                                                                | REG_RST                                         |

### REG0x01: CONTROL2 Register Address [reset = 0x42]

| BITS   | BIT NAME       | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                             | RESET BY |
|--------|----------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7:5] | FSW_SET[2:0]   | 010     | R/W  | Voltage Divider Switching Frequency Setting<br>000 = 200kHz<br>001 = 375kHz<br>010 = 500kHz (default)<br>011 = 750kHz<br>100 = 1000kHz<br>101 = 1250kHz<br>110 ~ 111 = 1500kHz                                                          | NA       |
| D[4:3] | FSW_SHIFT[1:0] | 00      | R/W  | Trimming Bits for Switching Frequency<br>(for EMI frequency spectrum shifting)<br>00/11 = Nominal frequency (default)<br>01 = Nominal frequency + 10%<br>10 = Nominal frequency - 10%                                                   | REG_RST  |
| D[2]   | Reserved       | 0       | R    | Reserved                                                                                                                                                                                                                                | NA       |
| D[1]   | CONV_OCP       | 1       | R/W  | CONV OCP Threshold Setting Bit<br>0 = 7.3A<br>1 = 5.6A (default)                                                                                                                                                                        | NA       |
| D[0]   | BUS_SC_TRG     | 0       | R/W  | Setting Bit of VBUS Short-Circuit Trigger Mode during Switching<br>0 = Triggered by $Q_{RB}$ 4A reverse current (default)<br>1 = Triggered by $V_{VBUS}/V_{OUT}$ scale factor, 1.9 in voltage divider<br>mode while 0.95 in bypass mode | NA       |

# REG0x02: CONTROL3 Register Address [reset = 0xBC]

| BITS   | BIT NAME     | DEFAULT | TYPE | DESCRIPTION                                                                                       | RESET BY |
|--------|--------------|---------|------|---------------------------------------------------------------------------------------------------|----------|
| D[7]   | PIN_DIAG_EN  | 1       | R/W  | Pin Diagnosis Enable<br>0 = Disabled<br>1 = Enabled (default)                                     | REG_RST  |
| D[6]   | Reserved     | 0       | R    | Reserved                                                                                          | NA       |
| D[5]   | VBUS_LO_EN   | 1       | R/W  | Low VBUS Error Detection Enable<br>0 = Disabled<br>1 = Enabled (default)                          | REG_RST  |
| D[4]   | VBUS_HI_EN   | 1       | R/W  | High VBUS Error Detection Enable<br>0 = Disabled<br>1 = Enabled (default)                         | REG_RST  |
| D[3:2] | VBUS_LO[1:0] | 11      | R/W  | Low VBUS Error Range Scale Setting<br>00 = 1.01<br>01 = 1.02<br>10 = 1.03<br>11 = 1.04 (default)  | NA       |
| D[1:0] | VBUS_HI[1:0] | 00      | R/W  | High VBUS Error Range Scale Setting<br>00 = 1.10 (default)<br>01 = 1.15<br>10 = 1.20<br>11 = 1.25 | NA       |

### **REG0x03: DEVICE\_INFO Register Address [reset = 0x08]**

| BITS   | BIT NAME        | DEFAULT | TYPE | DESCRIPTION                  | RESET BY |
|--------|-----------------|---------|------|------------------------------|----------|
| D[7:4] | DEVICE_REV[3:0] | 0000    | R    | Device Revision              | NA       |
| D[3:0] | DEVICE_ID[3:0]  | 1000    | R    | Device ID<br>1000 = SGM41600 | NA       |

### **REG0x04: AC\_OVP Register Address [reset = 0x18]**

| BITS   | BIT NAME    | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                       | RESET BY |
|--------|-------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7:5] | Reserved    | 000     | R    | Reserved                                                                                                                                                          | NA       |
| D[4]   | AC_OVP_EN   | 1       | R/W  | VAC OVP Enable<br>0 = Disabled<br>1 = Enabled (default)                                                                                                           | REG_RST  |
| D[3:0] | AC_OVP[3:0] | 1000    | R/W  | VAC OVP Rising Threshold Setting<br>VAC OVP Rising Threshold Value: = 4V + AC_OVP[3:0] × 1V<br>Offset: 4V<br>Range: 4V (0000) - 19V (1111)<br>Default: 12V (1000) | REG_RST  |

# REG0x05: Pull-Down & VDRP\_OVP Register Address [reset = 0x25]

| BITS   | BIT NAME      | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                              | RESET BY |
|--------|---------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7]   | AC_PDN_EN     | 0       | R/W  | VAC Pull-Down Resistor Enable<br>0 = Disabled (default)<br>1 = Enabled<br>When enabled, the VAC is pulled down for 400ms and then this<br>bit is automatically reset to 0.                                                                                               | NA       |
| D[6]   | BUS_PDN_EN    | 0       | R/W  | VBUS Pull-Down Resistor Enable<br>0 = Disabled (default)<br>1 = Enabled<br>Enabling this bit will turn off the external OVPFET and discharge<br>VBUS with R <sub>PD_VBUS</sub> . This action is important during a hot-plug<br>event to prevent transient over-voltages. | REG_RST  |
| D[5]   | VDRP_OVP_EN   | 1       | R/W  | VDRP OVP Enable (V <sub>DRP</sub> = V <sub>VAC</sub> - V <sub>VBUS</sub> )<br>0 = Disabled<br>1 = Enabled (default)                                                                                                                                                      | REG_RST  |
| D[4]   | VDRP_OVP_DEG  | 0       | R/W  | VDRP OVP Deglitch Time Setting $0 = 10\mu$ s (default) $1 = 5ms$ This is deglitch time ( $t_{DRP_OVP_DEG}$ ) between the moment $V_{DRP}$ exceeds $V_{DRP_OVP}$ threshold and triggering of the protection action.                                                       | REG_RST  |
| D[3]   | Reserved      | 0       | R    | Reserved                                                                                                                                                                                                                                                                 | NA       |
| D[2:0] | VDRP_OVP[2:0] | 101     | R/W  | VDRP OVP Threshold Setting<br>VDRP OVP Threshold Value: = 50mV + VDRP_OVP[2:0] × 50mV<br>Offset: 50mV<br>Range: 50mV (000) - 400mV (111)<br>Default: 300mV (101)                                                                                                         | NA       |

### **REG0x06: BUS\_OVP Register Address [reset = 0xCB]**

| BITS   | BIT NAME     | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                       | RESET BY |
|--------|--------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7]   | BUS_OVP_EN   | 1       | R/W  | VBUS OVP Enable<br>0 = Disabled<br>1 = Enabled (default)                                                                                                                                                                                                          | REG_RST  |
| D[6:0] | BUS_OVP[6:0] | 1001011 | R/W  | VBUS OVP Rising Threshold Setting<br>VBUS OVP Rising Threshold Value: = $4V + BUS_OVP[6:0] \times 100mV$<br>Offset: $4V$<br>Range: $4V$ (0000000) - $14V$ (1100100)<br>Default: $11.5V$ (1001011)<br>If BUS_OVP[6:0] $\geq$ 1100100, V <sub>BUS OVP</sub> = $14V$ | REG_RST  |

### REG0x07: IBUS\_OCP and IBUS\_UCP Register Address [reset = 0xB9]

| BITS   | BIT NAME      | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                               | RESET BY |
|--------|---------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7]   | IBUS_UCP_EN   | 1       | R/W  | IBUS UCP Enable<br>0 = Disabled<br>1 = Enabled (default)                                                                                                                                                                                                                                                                                  | REG_RST  |
| D[6]   | IBUS_UCP      | 0       | R/W  | IBUS UCP Threshold Setting $0 = I_{BUS\_UCP\_R} = 300$ mA rising, $I_{BUS\_UCP\_F} = 150$ mA falling (default) $1 = I_{BUS\_UCP\_R} = 500$ mA rising, $I_{BUS\_UCP\_F} = 250$ mA fallingThe system should control the $I_{BUS}$ current to rise to $I_{BUS\_UCP\_R}$ within 100s.This bit can only be changed before enabling switching.  | NA       |
| D[5]   | IBUS_OCP_EN   | 1       | R/W  | IBUS OCP Enable<br>0 = Disabled<br>1 = Enabled (default)                                                                                                                                                                                                                                                                                  | REG_RST  |
| D[4:0] | IBUS_OCP[4:0] | 11001   | R/W  | IBUS OCP Threshold Setting     Voltage Divider Mode: $I_{BUS_{OCP}} = 0.5A + IBUS_{OCP}[4:0] \times 100mA$ Offset: 0.5A     Range: 0.5A (00000) - 3.6A (11111)     Default: 3A (11001)     Bypass Mode: $I_{BUS_{OCP}} = 2.5A + IBUS_{OCP}[4:0] \times 100mA$ Offset: 2.5A     Range: 2.5A (00000) - 5.6A (11111)     Default: 5A (11001) | REG_RST  |

### **REG0x08: BAT\_OVP Register Address [reset = 0x8E]**

| BITS   | BIT NAME     | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                     | RESET BY |
|--------|--------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7]   | BAT_OVP_EN   | 1       | R/W  | VBAT OVP Enable<br>0 = Disabled<br>1 = Enabled (default)                                                                                                                                                                        | REG_RST  |
| D[6]   | Reserved     | 0       | R    | Reserved                                                                                                                                                                                                                        | NA       |
| D[5:0] | BAT_OVP[5:0] | 001110  | R/W  | VBAT OVP Rising Threshold Setting<br>VBAT OVP Rising Threshold Value: = 4V + BAT_OVP[5:0] × 25mV<br>Offset: 4V<br>Range: 4V (000000) - 5V (101000)<br>Default: 4.35V (001110)<br>When BAT_OVP[5:0] ≥ 101000, $V_{BAT OVP}$ = 5V | REG_RST  |

# REG0x09: IBAT\_OCP Register Address [reset = 0xB4]

| BITS   | BIT NAME      | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                     | RESET BY |
|--------|---------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7]   | IBAT_OCP_EN   | 1       | R/W  | IBAT OCP Enable<br>0 = Disabled<br>1 = Enabled (default)                                                                                                                                                                                        | REG_RST  |
| D[6]   | Reserved      | 0       | R    | Reserved                                                                                                                                                                                                                                        | NA       |
| D[5:0] | IBAT_OCP[5:0] | 110100  | R/W  | IBAT OCP Threshold Setting<br>IBAT OCP Threshold Value: = $2A + IBAT_OCP[5:0] \times 100mA$<br>Offset: $2A$<br>Range: $2A (000000)$ to 7.2A (110100)<br>Default: 7.2A (110100)<br>When IBAT_OCP[5:0] $\geq$ 110100, I <sub>BAT OCP</sub> = 7.2A | REG_RST  |

### **REG0x0A:** Regulation Register Address [reset = 0x24]

| BITS   | BIT NAME        | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 | RESET BY |
|--------|-----------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7]   | Reserved        | 0       | R    | Reserved                                                                                                                                                                                                                                                                                                                                    | NA       |
| D[6]   | REG_TIMEOUT_DIS | 0       | R/W  | Regulation Timeout Disable<br>0 = Enabled (default)<br>1 = Disabled.<br>If the regulation lasts longer than 650ms, charging will be disabled.                                                                                                                                                                                               | NA       |
| D[5]   | IBAT_REG_EN     | 1       | R/W  | IBAT Regulation Enable<br>0 = Disabled<br>1 = Enabled (default)<br>During regulation, t <sub>IBAT_OCP_DEG</sub> is increased to 500μs to avoid<br>unwanted triggering of IBAT_OCP                                                                                                                                                           | NA       |
| D[4:3] | IBAT_REG[1:0]   | 00      | R/W  | IBAT Regulation Threshold Setting<br>00 = 200mA below IBAT_OCP[5:0] threshold setting (default)<br>01 = 300mA below IBAT_OCP[5:0] threshold setting<br>10 = 400mA below IBAT_OCP[5:0] threshold setting<br>11 = 500mA below IBAT_OCP[5:0] threshold setting<br>The margin below IBAT_OCP[5:0] threshold at which IBAT<br>regulation starts. | NA       |
| D[2]   | VBAT_REG_EN     | 1       | R/W  | VBAT Regulation Enable<br>0 = Disabled<br>1 = Enabled (default)<br>During regulation, t <sub>VBAT_OVP_DEG</sub> is increased to 500µs to avoid<br>unwanted triggering of VBAT OVP                                                                                                                                                           | NA       |
| D[1:0] | VBAT_REG[1:0]   | 00      | R/W  | VBAT Regulation Threshold Setting<br>00 = 50mV below BAT_OVP[5:0] threshold setting (default)<br>01 = 100mV below BAT_OVP[5:0] threshold setting<br>10 = 150mV below BAT_OVP[5:0] threshold setting<br>11 = 200mV below BAT_OVP[5:0] threshold setting<br>The margin below BAT_OVP[5:0] threshold at which VBAT<br>regulation starts.       | NA       |

### REG0x0B: FLT\_FLAG1 Register Address [reset = 0x00]

| BITS | BIT NAME               | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                  | RESET BY |
|------|------------------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7] | AC_OVP_FLAG            | 0       | RC   | VAC OVP Fault Flag<br>0 = No VAC OVP fault<br>1 = VAC OVP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. After the VAC<br>OVP fault is cleared, a read on this bit will reset it to 0.                             | NA       |
| D[6] | AC_PDN_FLAG            | 0       | RC   | VAC Pull-Down Event Flag<br>0 = No VAC pull-down event<br>1 = VAC pull-down event has occurred<br>It generates an interrupt on nINT pin if unmasked. After the VAC<br>pull-down event is cleared, a read on this bit will reset it to 0.     | NA       |
| D[5] | BUS_PDN_FLAG           | 0       | RC   | VBUS Pull-Down Event Flag<br>0 = No VBUS pull-down event<br>1 = VBUS pull-down event has occurred<br>It generates an interrupt on nINT pin if unmasked. After the VBUS<br>pull-down event is cleared, a read on this bit will reset it to 0. | REG_RST  |
| D[4] | VDRP_OVP_FLAG          | 0       | RC   | VDRP OVP Fault Flag<br>0 = No VDRP OVP fault<br>1 = VDRP OVP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this bit<br>to reset it to 0.                                                                     | NA       |
| D[3] | BUS_OVP_FLAG           | 0       | RC   | VBUS OVP Fault Flag<br>0 = No VBUS OVP fault<br>1 = VBUS OVP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. After the VBUS<br>OVP fault is cleared, a read on this bit will reset it to 0.                         | NA       |
| D[2] | IBUS_OCP_FLAG          | 0       | RC   | IBUS OCP Fault Flag<br>0 = No IBUS OCP fault<br>1 = IBUS OCP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this bit<br>to reset it to 0.                                                                     | NA       |
| D[1] | IBUS_UCP_RISE_<br>FLAG | 0       | RC   | IBUS_UCP_RISE Event Flag<br>0 = No IBUS_UCP_RISE event<br>1 = IBUS_UCP_RISE event has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this bit<br>to reset it to 0.                                                      | REG_RST  |
| D[0] | IBUS_UCP_FALL_<br>FLAG | 0       | RC   | IBUS_UCP_FALL Event Flag<br>0 = No IBUS_UCP_FALL event<br>1 = IBUS_UCP_FALL event has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this bit<br>to reset it to 0.                                                      | REG_RST  |

### REG0x0C: FLT\_INT\_MASK1 Register Address [reset = 0x00]

| BITS | BIT NAME               | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                          | RESET BY |
|------|------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7] | AC_OVP_MASK            | 0       | R/W  | Mask VAC OVP Fault Interrupt<br>0 = VAC OVP fault interrupt can work (default)<br>1 = Mask VAC OVP fault interrupt<br>AC_OVP_FLAG bit is set after the event, but the interrupt signal<br>is not generated.                          | REG_RST  |
| D[6] | AC_PDN_MASK            | 0       | R/W  | Mask VAC Pull-Down Event Interrupt<br>0 = VAC pull-down event interrupt can work (default)<br>1 = Mask VAC pull-down event interrupt<br>AC_PDN_FLAG bit is set after the event, but the interrupt signal<br>is not generated.        | REG_RST  |
| D[5] | BUS_PDN_MASK           | 0       | R/W  | Mask VBUS Pull-Down Event Interrupt<br>0 = VBUS pull-down event interrupt can work (default)<br>1 = Mask VBUS pull-down event interrupt<br>BUS_PDN_FLAG bit is set after the event, but the interrupt<br>signal is not generated.    | REG_RST  |
| D[4] | VDRP_OVP_MASK          | 0       | R/W  | Mask VDRP OVP Fault Interrupt<br>0 = VDRP OVP fault interrupt can work (default)<br>1 = Mask VDRP OVP fault interrupt<br>VDRP_OVP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                     | REG_RST  |
| D[3] | BUS_OVP_MASK           | 0       | R/W  | Mask BUS OVP Fault Interrupt<br>0 = BUS OVP fault interrupt can work (default)<br>1 = Mask BUS OVP fault interrupt<br>BUS_OVP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                         | REG_RST  |
| D[2] | IBUS_OCP_MASK          | 0       | R/W  | Mask IBUS OCP Fault Interrupt<br>0 = IBUS OCP fault interrupt can work (default)<br>1 = Mask IBUS OCP fault interrupt<br>IBUS_OCP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                     | REG_RST  |
| D[1] | IBUS_UCP_RISE_<br>MASK | 0       | R/W  | Mask IBUS_UCP_RISE Event Interrupt<br>0 = IBUS_UCP_RISE event interrupt can work (default)<br>1 = Mask IBUS_UCP_RISE event interrupt<br>IBUS_UCP_RISE_FLAG bit is set after the event, but the<br>interrupt signal is not generated. | REG_RST  |
| D[0] | IBUS_UCP_FALL_<br>MASK | 0       | R/W  | Mask IBUS_UCP_FALL Event Interrupt<br>0 = IBUS_UCP_FALL event interrupt can work (default)<br>1 = Mask IBUS_UCP_FALL event interrupt<br>IBUS_UCP_FALL_FLAG bit is set after the event, but the<br>interrupt signal is not generated. | REG_RST  |

### REG0x0D: FLT\_FLAG2 Register Address [reset = 0x00]

| BITS | BIT NAME      | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                    | RESET BY |
|------|---------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7] | BAT_OVP_FLAG  | 0       | RC   | VBAT OVP Fault Flag<br>0 = No VBAT OVP fault<br>1 = VBAT OVP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. After the<br>VBAT OVP fault is cleared, reading this bit will reset it to 0.                                                                                                                                             | NA       |
| D[6] | IBAT_OCP_FLAG | 0       | RC   | IBAT OCP Fault Flag<br>0 = No IBAT OCP fault<br>1 = IBAT OCP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this bit<br>to reset it to 0.                                                                                                                                                                                       | NA       |
| D[5] | VBAT_REG_FLAG | 0       | RC   | VBAT Regulation Event Flag<br>0 = No VBAT regulation event<br>1 = VBAT regulation event has occurred<br>It generates an interrupt on nINT pin if unmasked. After the<br>VBAT regulation event is cleared, reading this bit will reset it to 0.                                                                                                                 | NA       |
| D[4] | IBAT_REG_FLAG | 0       | RC   | IBAT Regulation Event Flag<br>0 = No IBAT regulation event<br>1 = IBAT regulation event has occurred<br>It generates an interrupt on nINT pin if unmasked. After the IBAT<br>regulation event is cleared, reading this bit will reset it to 0.                                                                                                                 | NA       |
| D[3] | TDIE_OTP_FLAG | 0       | RC   | TDIE OTP Fault Flag (Die Over-Temperature)<br>0 = No TDIE OTP fault<br>1 = TDIE OTP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. After the TDIE<br>OTP fault is cleared, reading this bit will reset it to 0.                                                                                                                      | NA       |
| D[2] | VBUS_LO_FLAG  | 0       | RC   | VBUS_LO Fault Flag Bit (VBUS under-voltage)It is set to 1 if $V_{VBUS}/V_{VOUT} < 2 \times V_{BUS_LO}$ in voltage divider mode,or $V_{VBUS}/V_{VOUT} < V_{BUS_LO}$ in bypass mode.0 = No VBUS_LO fault1 = VBUS_LO fault has occurredIt generates an interrupt on nINT pin if unmasked. After theVBUS_LO fault is cleared, reading this bit will reset it to 0. | NA       |
| D[1] | VBUS_HI_FLAG  | 0       | RC   | VBUS_HI Fault Flag Bit (VBUS over-voltage)It is set to 1 if $V_{VBUS}/V_{VOUT} > 2 \times V_{BUS_HI}$ in voltage divider mode,or $V_{VBUS}/V_{VOUT} > V_{BUS_HI}$ in bypass mode.0 = No VBUS_HI fault1 = VBUS_HI fault has occurredIt generates an interrupt on nINT pin if unmasked. After theVBUS_HI fault is cleared, reading this bit will reset it to 0.  | NA       |
| D[0] | CONV_OCP_FLAG | 0       | RC   | CONV OCP Fault Flag<br>(Converter over-current during voltage divider mode)<br>It is set to 1 if the internal switching FETs, $Q_{CHx}$ and $Q_{DLx}$ reach<br>switch OCP threshold successively.<br>0 = No CONV OCP fault<br>1 = CONV OCP fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this bit<br>to reset it to 0.         | NA       |

### REG0x0E: FLT\_INT\_MASK2 Register Address [reset = 0x00]

| BITS | BIT NAME      | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                            | RESET BY |
|------|---------------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7] | BAT_OVP_MASK  | 0       | R/W  | Mask VBAT OVP Fault Interrupt<br>0 = VBAT OVP fault interrupt can work (default)<br>1 = Mask VBAT OVP fault interrupt<br>BAT_OVP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                        | REG_RST  |
| D[6] | IBAT_OCP_MASK | 0       | R/W  | Mask IBAT OCP Fault Interrupt<br>0 = IBAT OCP fault interrupt can work (default)<br>1 = Mask IBAT OCP fault interrupt<br>IBAT_OCP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                       | REG_RST  |
| D[5] | VBAT_REG_MASK | 0       | R/W  | Mask VBAT Regulation Event Interrupt<br>0 = VBAT regulation event interrupt can work (default)<br>1 = Mask VBAT regulation event interrupt.<br>VBAT_REG_FLAG bit is set after the event, but the interrupt<br>signal is not generated. | REG_RST  |
| D[4] | IBAT_REG_MASK | 0       | R/W  | Mask IBAT Regulation Event Interrupt<br>0 = IBAT regulation event interrupt can work (default)<br>1 = Mask IBAT regulation event interrupt<br>IBAT_REG_FLAG bit is set after the event, but the interrupt<br>signal is not generated.  | REG_RST  |
| D[3] | TDIE_OTP_MASK | 0       | R/W  | Mask TDIE OTP Fault Interrupt<br>0 = TDIE OTP fault interrupt can work (default)<br>1 = Mask TDIE OTP fault interrupt<br>TDIE_OTP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                       | REG_RST  |
| D[2] | VBUS_LO_MASK  | 0       | R/W  | Mask VBUS_LO Fault Interrupt<br>0 = VBUS_LO fault interrupt can work (default)<br>1 = Mask VBUS_LO fault interrupt<br>VBUS_LO_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                           | REG_RST  |
| D[1] | VBUS_HI_MASK  | 0       | R/W  | Mask VBUS_HI Fault Interrupt<br>0 = VBUS_HI fault interrupt can work (default)<br>1 = Mask VBUS_HI fault interrupt<br>VBUS_HI_FLAG bit is set after the event, but the interrupt signal<br>is not generated.                           | REG_RST  |
| D[0] | CONV_OCP_MASK | 0       | R/W  | Mask CONV OCP Fault Interrupt<br>0 = CONV OCP fault interrupt can work (default)<br>1 = Mask CONV OCP fault interrupt<br>CONV_OCP_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                       | REG_RST  |

# REG0x0F: FLT\_FLAG3 Register Address [reset = 0x00]

| BITS | BIT NAME                  | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                 | RESET BY |
|------|---------------------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7] | BUS_INSERT_FLAG           | 0       | RC   | VBUS Insert Event Flag<br>This bit is set to 1 if V <sub>VBUS</sub> > V <sub>BUS_PRESENT_R</sub> .<br>0 = No VBUS insert event<br>1 = VBUS insert event has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                                                               | NA       |
| D[6] | BAT_INSERT_FLAG           | 0       | RC   | VBAT Insert Event Flag<br>If ADC_EN bit = 1 or $V_{VAC} > V_{VAC_PRESENT_R}$ or $V_{VBUS} > V_{BUS_PRESENT_R}$ , this bit will set to 1 when $V_{BATP} > 2.8V$ .<br>0 = No VBAT insert event<br>1 = VBAT insert event has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0. | NA       |
| D[5] | WD_TIMEOUT_FLAG           | 0       | RC   | Watchdog Timeout Fault Flag<br>0 = No watchdog timeout fault<br>1 = Watchdog timeout fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                                                                                                                            | REG_RST  |
| D[4] | AC_ABSENT_FLAG            | 0       | RC   | VAC Absent Fault Flag<br>This bit is set to 1 if $V_{VAC} < V_{VAC_PRESENT_R} - V_{VAC_PRESENT_HYS}$ .<br>0 = No VAC absent fault<br>1 = VAC absent fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                                                             | NA       |
| D[3] | BUS_ABSENT_FLAG           | 0       | RC   | VBUS Absent Fault Flag<br>It is set to 1 if V <sub>VBUS</sub> < V <sub>BUS_PRESENT_R</sub> - V <sub>BUS_PRESENT_HYS</sub> .<br>0 = No VBUS absent fault<br>1 = VBUS absent fault has occurred.<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                                     | NA       |
| D[2] | IBUS_UCP_TIMEOUT_<br>FLAG | 0       | RC   | IBUS UCP Timeout Fault Flag<br>0 = No IBUS UCP timeout fault<br>1 = IBUS UCP timeout fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                                                                                                                            | NA       |
| D[1] | ADC_DONE_FLAG             | 0       | RC   | ADC Conversion Complete Flag<br>In 1-shot conversion mode, this bit is set to 1 after ADC<br>conversion of all enabled channels is complete.<br>0 = Normal<br>1 = ADC conversion complete.<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                                         | NA       |
| D[0] | PIN_DIAG_FLAG             | 0       | RC   | Pin Diagnosis Fail Flag<br>When charging is enabled, some conditions are checked on<br>the $C_{FLY}$ and VOUT to assure proper operation.<br>0 = Normal<br>1 = $C_{FLY}$ or VOUT short fault has occurred<br>It generates an interrupt on nINT pin if unmasked. Read this<br>bit to reset it to 0.                          | REG_RST  |

### REG0x10: FLT\_INT\_MASK3 Register Address [reset = 0x00]

| BITS | BIT NAME                  | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                   | RESET BY |
|------|---------------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7] | BUS_INSERT_MASK           | 0       | R/W  | Mask VBUS Insert Event Interrupt<br>0 = VBUS insert event interrupt can work (default)<br>1 = Mask VBUS insert event interrupt<br>BUS_INSERT_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                                   | REG_RST  |
| D[6] | BAT_INSERT_MASK           | 0       | R/W  | Mask VBAT Insert Event Interrupt<br>0 = VBAT insert event interrupt can work (default)<br>1 = Mask VBAT insert event interrupt<br>BAT_INSERT_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                                   | REG_RST  |
| D[5] | WD_TIMEOUT_MASK           | 0       | R/W  | Mask Watchdog Timeout Fault Interrupt<br>0 = watchdog timeout fault interrupt can work (default)<br>1 = Mask watchdog timeout fault interrupt<br>WD_TIMEOUT_FLAG bit is set after the event, but the<br>interrupt signal is not generated.                    | REG_RST  |
| D[4] | AC_ABSENT_MASK            | 0       | R/W  | Mask VAC Absent Fault Interrupt<br>0 = VAC absent fault interrupt can work (default)<br>1 = Mask VAC absent fault interrupt<br>AC_ABSENT_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                                       | REG_RST  |
| D[3] | BUS_ABSENT_MASK           | 0       | R/W  | Mask VBUS Absent Fault Interrupt<br>0 = VBUS absent fault interrupt can work (default)<br>1 = Mask VBUS absent fault interrupt<br>BUS_ABSENT_FLAG bit is set after the event, but the<br>interrupt signal is not generated.                                   | REG_RST  |
| D[2] | IBUS_UCP_TIMEOUT_<br>MASK | 0       | R/W  | Mask IBUS UCP Timeout Fault Interrupt<br>0 = IBUS UCP timeout fault interrupt can work (default)<br>1 = Mask IBUS UCP timeout fault interrupt<br>IBUS_UCP_TIMEOUT_FLAG bit is set after the event, but the<br>interrupt signal is not generated.              | REG_RST  |
| D[1] | ADC_DONE_MASK             | 0       | R/W  | Mask ADC Conversion Complete Event Interrupt<br>0 = ADC conversion complete event interrupt can work (default)<br>1 = Mask ADC conversion complete event interrupt<br>ADC_DONE_FLAG bit is set after the event, but the interrupt<br>signal is not generated. | REG_RST  |
| D[0] | PIN_DIAG_MASK             | 0       | R/W  | Mask Pin Diagnosis Fail Interrupt<br>0 = Pin diagnosis fail interrupt can work (default)<br>1 = Mask pin diagnosis fail interrupt<br>PIN_DIAG_FLAG bit is set after the event, but the interrupt<br>signal is not generated.                                  | REG_RST  |

### REG0x11: ADC\_CTRL Register Address [reset = 0x00]

| BITS | BIT NAME     | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                               | RESET BY               |
|------|--------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| D[7] | ADC_EN       | 0       | R/W  | ADC Conversion Enable<br>0 = Disabled (default)<br>1 = Enabled<br>Note: In 1-shot mode when the selected channel conversions<br>are complete, the ADC EN bit is automatically reset to 0. | REG_RST<br>or Watchdog |
| D[6] | ADC_RATE     | 0       | R/W  | ADC Conversion Mode Control<br>0 = Continuous conversion (default)<br>1 = 1-shot conversion                                                                                               | REG_RST                |
| D[5] | VBUS_ADC_DIS | 0       | R/W  | VBUS ADC Control<br>0 = Enable conversion (default)<br>1 = Disable conversion                                                                                                             | REG_RST                |
| D[4] | IBUS_ADC_DIS | 0       | R/W  | IBUS ADC Control<br>0 = Enable conversion (default)<br>1 = Disable conversion                                                                                                             | REG_RST                |
| D[3] | VBAT_ADC_DIS | 0       | R/W  | VBAT ADC Control<br>0 = Enable conversion (default)<br>1 = Disable conversion                                                                                                             | REG_RST                |
| D[2] | IBAT_ADC_DIS | 0       | R/W  | IBAT ADC Control<br>0 = Enable conversion (default)<br>1 = Disable conversion                                                                                                             | REG_RST                |
| D[1] | TDIE_ADC_DIS | 0       | R/W  | TDIE ADC Control<br>0 = Enable conversion (default)<br>1 = Disable conversion                                                                                                             | REG_RST                |
| D[0] | Reserved     | 0       | R    | Reserved                                                                                                                                                                                  | NA                     |

#### REG0x12: VBUS\_ADC1 Register Address [reset = 0x00]

| BITS   | BIT NAME       | DEFAULT | TYPE | DESCRIPTION                                                                                            | RESET BY |
|--------|----------------|---------|------|--------------------------------------------------------------------------------------------------------|----------|
| D[7:4] | Reserved       | 0000    | R    | Reserved                                                                                               | NA       |
| D[3:0] | VBUS_ADC[11:8] | 0000    | R    | Higher 4 bits of the 12-bit ADC VBUS Data (4mV resolution)<br>MSB<3:0>: 8192mV, 4096mV, 2048mV, 1024mV | REG_RST  |

#### REG0x13: VBUS\_ADC0 Register Address [reset = 0x00]

| BITS   | BIT NAME      | DEFAULT  | TYPE | DESCRIPTION                                                                                                    | RESET BY |
|--------|---------------|----------|------|----------------------------------------------------------------------------------------------------------------|----------|
| D[7:0] | VBUS_ADC[7:0] | 00000000 | R    | Low Byte of the ADC VBUS Data (4mV resolution)<br>LSB<7:0>: 512mV, 256mV, 128mV, 64mV, 32mV, 16mV, 8mV,<br>4mV | REG_RST  |

#### **REG0x14: IBUS\_ADC1 Register Address [reset = 0x00]**

| BITS   | BIT NAME       | DEFAULT | TYPE | DESCRIPTION                                                                                           | RESET BY |
|--------|----------------|---------|------|-------------------------------------------------------------------------------------------------------|----------|
| D[7:4] | Reserved       | 0000    | R    | Reserved                                                                                              | NA       |
| D[3:0] | IBUS_ADC[11:8] | 0000    | R    | Higher 4 bits of the 12-bit ADC IBUS Data (2mA resolution)<br>MSB<3:0>: 4096mA, 2048mA, 1024mA, 512mA | REG_RST  |

### REG0x15: IBUS\_ADC0 Register Address [reset = 0x00]

| BITS   | BIT NAME      | DEFAULT  | TYPE | DESCRIPTION                                                                                                  | RESET BY |
|--------|---------------|----------|------|--------------------------------------------------------------------------------------------------------------|----------|
| D[7:0] | IBUS_ADC[7:0] | 00000000 | R    | Low Byte of the ADC IBUS Data (2mA resolution)<br>LSB<7:0>: 256mA, 128mA, 64mA, 32mA, 16mA, 8mA, 4mA,<br>2mA | REG_RST  |

### REG0x16: VBAT\_ADC1 Register Address [reset = 0x00]

| BITS   | BIT NAME       | DEFAULT | TYPE | DESCRIPTION                                                                                           | RESET BY |
|--------|----------------|---------|------|-------------------------------------------------------------------------------------------------------|----------|
| D[7:4] | Reserved       | 0000    | R    | Reserved                                                                                              | NA       |
| D[3:0] | VBAT_ADC[11:8] | 0000    | R    | Higher 4 bits of the 12-bit ADC VBAT Data (2mV resolution)<br>MSB<3:0>: 4096mV, 2048mV, 1024mV, 512mV | REG_RST  |

#### **REG0x17: VBAT\_ADC0 Register Address [reset = 0x00]**

| BITS   | BIT NAME      | DEFAULT  | TYPE | DESCRIPTION                                                                                                  | RESET BY |
|--------|---------------|----------|------|--------------------------------------------------------------------------------------------------------------|----------|
| D[7:0] | VBAT_ADC[7:0] | 00000000 |      | Low Byte of the ADC VBAT Data (2mV resolution)<br>LSB<7:0>: 256mV, 128mV, 64mV, 32mV, 16mV, 8mV, 4mV,<br>2mV | REG_RST  |

#### **REG0x18: IBAT\_ADC1 Register Address [reset = 0x00]**

| BITS   | BIT NAME       | DEFAULT | TYPE | DESCRIPTION                                                                                       | RESET BY |
|--------|----------------|---------|------|---------------------------------------------------------------------------------------------------|----------|
| D[7:4] | Reserved       | 0000    | R    | Reserved                                                                                          | NA       |
| D[3:0] | IBAT_ADC[11:8] | 0000    | R    | Higher 4 bits of the 12-bit IBAT Data (2mA resolution)<br>MSB<3:0>: 4096mA, 2048mA, 1024mA, 512mA | REG_RST  |

#### **REG0x19: IBAT\_ADC0 Register Address [reset = 0x00]**

| BITS   | BIT NAME      | DEFAULT  | TYPE | DESCRIPTION                                                                                              | RESET BY |
|--------|---------------|----------|------|----------------------------------------------------------------------------------------------------------|----------|
| D[7:0] | IBAT_ADC[7:0] | 00000000 | R    | Low Byte of ADC IBAT Data (2mA resolution)<br>LSB<7:0>: 256mA, 128mA, 64mA, 32mA, 16mA, 8mA, 4mA,<br>2mA | REG_RST  |

#### **REG0x1A: TDIE\_ADC Register Address [reset = 0x00]**

| BITS   | BIT NAME      | DEFAULT  | TYPE | DESCRIPTION                                                                                                                                | RESET BY |
|--------|---------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|
| D[7:0] | TDIE_ADC[7:0] | 00000000 | R    | ADC TDIE Data (8-bit)<br>LSB<7:0>: 128°C, 64°C, 32°C, 16°C, 8°C, 4°C, 2°C, 1°C<br>ADC TDIE Temperature Value: = TDIE_ADC[7:0] × 1°C - 40°C | REG_RST  |

### **REG0x36: DPDM\_DAC Register Address [reset = 0x00]**

| BITS   | BIT NAME    | DEFAULT | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                           | RESET BY               |
|--------|-------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| D[7:5] | DP_DAC[2:0] | 000     | R/W  | DP Pin Output Driver Voltage Setting<br>$000 = Hi-Z \mod (default)$<br>$001 = 0V (V_{0P0_VSRC})$<br>$010 = 0.6V (V_{0P6_VSRC})$<br>$011 = 1.2V (V_{1P2_VSRC})$<br>$100 = 2.0V (V_{2P0_VSRC})$<br>$101 = 2.7V (V_{2P7_VSRC})$<br>$110 = 3.3V (V_{3P3_VSRC})$<br>111 = Reserved<br>Register bits are reset to default value when input source is<br>plugged-in and can be changed after DP/DM detection is<br>complete. | REG_RST or<br>Watchdog |
| D[4:2] | DM_DAC[2:0] | 000     | R/W  | DM Pin Output Driver Voltage Setting<br>$000 = Hi-Z \mod (default)$<br>$001 = 0V (V_{0P0_VSRC})$<br>$010 = 0.6V (V_{0P6_VSRC})$<br>$011 = 1.2V (V_{1P2_VSRC})$<br>$100 = 2.0V (V_{2P0_VSRC})$<br>$101 = 2.7V (V_{2P7_VSRC})$<br>$110 = 3.3V (V_{3P3_VSRC})$<br>111 = Reserved<br>Register bits are reset to default value when input source is<br>plugged-in and can be changed after DP/DM detection is<br>complete. | REG_RST or<br>Watchdog |
| D[1]   | EN_HVDCP    | 0       | R/W  | Enable Bit of DP/DM DAC for HVDCP<br>0 = Disabled (default)<br>1 = Enabled                                                                                                                                                                                                                                                                                                                                            | REG_RST or<br>Watchdog |
| D[0]   | Reserved    | 0       | R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                              | NA                     |

### **APPLICATION INFORMATION**

#### Input Capacitors (C<sub>VAC</sub>, C<sub>VBUS</sub> and C<sub>PMID</sub>)

Input capacitors are selected by considering two main factors:

 Adequate voltage margin above maximum surge voltage
Not too large voltage margin in order to limit the peak currents drawn from the source and reduce the input noise

For C<sub>VAC</sub>, use at least a 1µF low ESR bypass ceramic capacitor placed close to the VAC and PGND pins. The C<sub>VBUS</sub> and C<sub>PMID</sub> are determined by the minimum capacitance needed for stable operation and the required ESR to minimize the voltage ripple and load step transients. Typically, 10µF or larger X5R ceramic capacitors are sufficient for C<sub>VBUS</sub> and C<sub>PMID</sub>. Consider the DC bias derating of the ceramic capacitors. The X5R and X7R capacitors are relatively stable against DC bias and high temperature. Note that the bias effect is more severe with smaller package sizes, so choose the largest affordable package size. Also consider a large margin for the voltage rating for the worst-case transient input voltages.

#### External OVPFET (Q<sub>OVP</sub>)

The maximum recommended V<sub>VBUS</sub> input range is 11.5V. If the supplied VAC voltage is above 11.5V, or if regulation functions are needed during load or wall adapter transients, an external OVPFET is recommended between the USB connector and the SGM41600. Choose a low R<sub>DSON</sub> MOSFET for the OVPFET to minimize power losses.

#### Flying Capacitors (C<sub>FLY</sub>)

For selection of the  $C_{FLY}$  capacitors, the current rating, ESR and the bias voltage derating are critical parameters. The  $C_{FLY}$  capacitors are biased to half of the input voltage. To trade-off between efficiency and power density, set the  $C_{FLY}$ voltage ripple to the 2% of the  $V_{VOUT}$  as a good starting point. The  $C_{FLY}$  for each phase can be calculated by equation 8:

$$C_{FLY} = \frac{I_{BAT}}{4f_{SW}V_{CFLY\_RPP}} = \frac{I_{BAT}}{8\% f_{SW}V_{OUT}}$$
(8)

where  $I_{BAT}$  is the charging current and  $V_{CFLY\_RPP}$  is the peak-to-peak voltage ripple of the  $C_{FLY}.$ 

Choosing a too small capacitor for  $C_{FLY}$  results in lower efficiency and high output voltage/current ripples. However choosing a too large  $C_{FLY}$  only provides minor efficiency and output ripple improvements.

The default switching frequency is  $f_{SW}$  = 500kHz. It can be adjusted by FSW\_SET[2:0] bits in REG0x01. Selecting a low

switching frequency improves the efficiency, but the voltage and current ripples are increased.

#### Output Capacitor (C<sub>VOUT</sub>)

 $C_{VOUT}$  selection criteria are similar to the  $C_{FLY}$  capacitor. Larger  $C_{VOUT}$  value results in less output voltage ripple, but due to the dual-phase operation, the  $C_{VOUT}$  RMS current is much smaller than  $C_{FLY}$ , so smaller capacitance value can be chosen for  $C_{VOUT}$  as given in equation 9:

$$C_{\text{VOUT}} = \frac{I_{\text{BAT}} \times I_{\text{DEAD}}}{0.5 \times V_{\text{VOUT, RPP}}}$$
(9)

where  $t_{\text{DEAD}}$  is the dead time between the two phases and  $V_{\text{VOUT\_RPP}}$  is the peak-to-peak output voltage ripple and is typically set to the 2% of  $V_{\text{VOUT}}.$ 

 $C_{VOUT}$  is biased to the battery voltage and its nominal value should be derated for battery voltage DC bias. Typically two 10 $\mu$ F, X5R or better grade ceramic capacitors placed close to the VOUT and PGND pins provide stable performance.

#### External Bootstrap Capacitor (CBST)

The bootstrap capacitors provide the gate driver supply voltage for the internal high-side switches ( $Q_{CH1}$  and  $Q_{CH2}$ ). Place a 100nF low ESR ceramic capacitor between BST1 and CFH1 pins and another one between BST2 and CFH2 pins.

#### PCB Layout Guidelines

A good PCB layout is critical for stable operation of the SGM41600. Follow these guidelines for the best results:

- 1. Use short and wide traces for VBUS as it carries high current.
- 2. Minimize connectors wherever possible. Connector losses are significant especially at high currents.
- 3. Use solid thermal vias for better thermal relief.
- Bypass VBUS, PMID and VOUT pins to PGND with ceramic capacitors as close to the device pins as possible.
- 5. Place  $C_{FLY}$  capacitors as close as possible to the device with small pad areas to reduce switching noise and EMI.
- 6. Connect or reference all quiet signals to the AGND pin.
- 7. Connect and reference all power signals to the PGND pins (preferably the nearest ones).
- 8. Try not to interrupt or break the power planes by signal traces.

# PACKAGE OUTLINE DIMENSIONS

# WLCSP-2.6×2.6-36B



| Symbol | Dimensions In Millimeters |       |       |  |  |  |  |  |
|--------|---------------------------|-------|-------|--|--|--|--|--|
|        | MIN                       | MOD   | MAX   |  |  |  |  |  |
| A      | 0.525                     | 0.575 | 0.625 |  |  |  |  |  |
| A1     | 0.180                     | 0.200 | 0.220 |  |  |  |  |  |
| D      | 2.570                     | 2.600 | 2.630 |  |  |  |  |  |
| E      | 2.570                     | 2.600 | 2.630 |  |  |  |  |  |
| d      | 0.230                     | 0.260 | 0.290 |  |  |  |  |  |
| е      | 0.400 BSC                 |       |       |  |  |  |  |  |

NOTE: This drawing is subject to change without notice.

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type      | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| WLCSP-2.6×2.6-36B | 13″              | 12.4                     | 2.75       | 2.75       | 0.77       | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |

### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton |        |
|-----------|----------------|---------------|----------------|--------------|--------|
| 13″       | 386            | 280           | 370            | 5            | DD0002 |