# **SNx4LV14A Hex Schmitt-Trigger Inverters** #### 1 Features - 2-V to 5.5-V V<sub>CC</sub> Operation - Max t<sub>pd</sub> of 10 ns at 5 V - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) > 2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Support Mixed-Mode Voltage Operation on All Ports - Ioff Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) # 2 Applications - Network Switches - · Wearable Health and Fitness Devices - PDAs - LCD TVs - Power Infrastructure # 3 Description These hex Schmitt-trigger inverters are designed for 2-V to 5.5-V $V_{\text{CC}}$ operation. The SNx4LV14A devices contain six independent inverters. These devices perform the Boolean function $Y = \overline{A}$ . #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-------------------| | | TVSOP (14) | 3.60 mm × 4.40 mm | | SNx4LV14A | SOIC (14) | 8.65 mm × 3.91 mm | | SINX4LV 14A | SSOP (14) | 6.20 mm × 5.30 mm | | | TSSOP (14) | 5.00 mm × 4.40 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # 4 Simplified Schematic # **Table of Contents** | 1 | Features 1 | 9 | Detailed Description | 8 | |---|------------------------------------------------------------------|----|--------------------------------------|------------------| | 2 | Applications 1 | | 9.1 Overview | 8 | | 3 | Description 1 | | 9.2 Functional Block Diagram | 8 | | 4 | Simplified Schematic1 | | 9.3 Feature Description | 8 | | 5 | Revision History2 | | 9.4 Device Functional Modes | 8 | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | 9 | | 7 | Specifications4 | | 10.1 Application Information | 9 | | • | 7.1 Absolute Maximum Ratings | | 10.2 Typical Application | 9 | | | 7.2 Handling Ratings | 11 | Power Supply Recommendations | <mark>1</mark> 1 | | | 7.3 Recommended Operating Conditions | 12 | Layout | <mark>1</mark> 1 | | | 7.4 Thermal Information | | 12.1 Layout Guidelines | <b>1</b> 1 | | | 7.5 Electrical Characteristics | | 12.2 Layout Example | 11 | | | 7.6 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V 5 | 13 | Device and Documentation Support | 12 | | | 7.7 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V 6 | | 13.1 Related Links | 12 | | | 7.8 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V 6 | | 13.2 Trademarks | 12 | | | 7.9 Noise Characteristics | | 13.3 Electrostatic Discharge Caution | 12 | | | 7.10 Operating Characteristics 6 | | 13.4 Glossary | 12 | | | 7.11 Typical Characteristics 6 | 14 | Mechanical, Packaging, and Orderable | | | 8 | Parameter Measurement Information 7 | | Information | 12 | | | | | | | | | | | | | # **5 Revision History** | C | hanges from Revision J (September 1997) to Revision K | Page | |---|---------------------------------------------------------------------------------------|------| | • | Updated document to new TI data sheet format | | | • | Removed Ordering Information table. | 1 | | • | Added Applications | 1 | | • | Added Device Information table. | 1 | | • | Added Pin Functions table | 3 | | • | Added Handling Ratings table | 4 | | • | Changed MAX operating temperature to 125°C in Recommended Operating Conditions table. | 4 | | • | Added Thermal Information table. | 5 | | • | Added Typical Characteristics. | 6 | | • | Added Detailed Description section | 8 | | • | Added Application and Implementation section | 9 | | • | Added Power Supply Recommendations and Layout sections | 11 | # 6 Pin Configuration and Functions SN54LV14A...J OR W PACKAGE SN74LV14A...D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW) SN74LV14A...RGY PACKAGE (TOP VIEW) SN54LV14A...FK PACKAGE (TOP VIEW) NC - No internal connection ## **Pin Functions** | | | PIN | | | | | |-----------------|--------------------------|------|------|-------|-----|---------------| | | SN74L\ | /14A | SN54 | LV14A | | | | NAME | D, DB,<br>DGV,<br>NS, PW | RGY | J, W | FK | I/O | DESCRIPTION | | 1A | 1 | 1 | 1 | 2 | I | Input 1A | | 1Y | 2 | 2 | 2 | 3 | 0 | Output 1Y | | 2A | 3 | 3 | 3 | 4 | I | Input 2A | | 2Y | 4 | 4 | 4 | 6 | 0 | Output 2Y | | 3A | 5 | 5 | 5 | 8 | I | Input 3A | | 3Y | 6 | 6 | 6 | 9 | 0 | Output 3Y | | 4Y | 8 | 8 | 8 | 12 | 0 | Output 4Y | | 4A | 9 | 9 | 9 | 13 | I | Input 4A | | 5Y | 10 | 10 | 10 | 14 | 0 | Output 5Y | | 5A | 11 | 11 | 11 | 16 | I | Input 5A | | 6Y | 12 | 12 | 12 | 18 | 0 | Output 6Y | | 6A | 13 | 13 | 13 | 19 | I | Input 6A | | GND | 7 | 7 | 7 | 10 | _ | Ground Pin | | | | | | 1 | | | | | | | | 5 | | | | NC | | | | 7 | | No Connection | | NC | _ | _ | | 11 | _ | No Connection | | | | | | 15 | | | | | | | | 17 | | | | V <sub>CC</sub> | 14 | 14 | 14 | 20 | _ | Power Pin | # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------|------------------------------------------------------|-------------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 7 | ٧ | | $V_{I}$ | Input voltage range <sup>(2)</sup> | | -0.5 | 7 | ٧ | | Vo | Voltage range applied to any output in the high-impe | edance or power-off state (2) | -0.5 | 7 | V | | Vo | Output voltage range (2)(3) | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|---------------------------|-------------------------------------------------------------------------------|-----|------|------| | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | <br> | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | SN54LV14 | 4A <sup>(2)</sup> | SN74LV | 14A | LINUT | |-----------------|--------------------------------|----------------------------------|----------|-------------------|--------|-----------------|-------| | | | | MIN | MAX | MIN | MAX | UNIT | | $V_{CC}$ | Supply voltage | | 2 | 5.5 | 2 | 5.5 | V | | $V_{I}$ | Input voltage | | 0 | 5.5 | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | -50 | | -50 | μΑ | | | High level autout august | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | | -2 | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | -6 | | -6 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | -12 | | -12 | | | | | V <sub>CC</sub> = 2 V | | 50 | | 50 | μA | | | Lavrilaval avitavit avimont | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | 2 | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | | 6 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 12 | | 12 | | | T <sub>A</sub> | Operating free-air temperature | | -55 | 125 | -40 | 125 | °C | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004). <sup>2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> This value is limited to 5.5-V maximum. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Product Preview #### 7.4 Thermal Information | | | | | SNx4 | LV14A | | | | | | |---------------------|----------------------------------------------|---------|-------|-------|-------|-------|------|-------|--|--| | | THERMAL METRIC <sup>(1)</sup> | D | DB | DGV | NS | PW | RGY | UNIT | | | | | | 14 PINS | | | | | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 94.9 | 107.4 | 130.4 | 91.4 | 122.6 | 57.6 | | | | | $R_{\theta JC(top}$ | Junction-to-case (top) thermal resistance | 56.3 | 59.9 | 53.4 | 49.0 | 51.3 | 70.4 | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49.2 | 54.7 | 63.5 | 50.2 | 64.4 | 33.6 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 20.7 | 21.0 | 7.3 | 15.3 | 6.8 | 3.5 | 10/00 | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 48.9 | 51.2 | 62.8 | 49.8 | 63.8 | 33.7 | | | | | $R_{ heta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | _ | _ | _ | _ | 14.1 | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). ## 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | SN54L<br>-55°C | -V14A <sup>(1)</sup><br>to 125°C | | | LV14A<br>to 85°C | | LV14A<br>to 125°C | UNI | |---------------------|----------------------------------|-----------------|-----------------------|----------------------------------|------|-----------------------|------------------|-----------------------|-------------------|------| | | | | MIN | TYP N | ΙΑΧ | MIN | TYP MAX | MIN | TYP MA | X | | V <sub>T+</sub> | | 2.5 V | | | 1.75 | | 1.75 | | 1.7 | 5 | | Positive-going | | 3.3 V | | : | 2.31 | | 2.31 | | 2.3 | 1 V | | threshold | | 5 V | | | 3.5 | | 3.5 | | 3 | 5 | | V <sub>T</sub> _ | | 2.5 V | 0.75 | | | 0.75 | | 0.75 | | | | Negative-going | | 3.3 V | 0.99 | | | 0.99 | | 0.99 | | V | | threshold | | 5 V | 1.5 | | | 1.5 | | 1.5 | | | | $\Delta V_{T}$ | | 2.5 V | 0.25 | | | 0.25 | | 0.25 | | | | Hysteresis | | 3.3 V | 0.33 | | | 0.33 | | 0.33 | | V | | $(V_{T+} - V_{T-})$ | | 5 V | 0.5 | | | 0.5 | | 0.5 | | | | | $I_{OH} = -50 \mu A$ | 2 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | | | \/ | $I_{OH} = -2 \text{ mA}$ | 2.3 V | 2 | | | 2 | | 2 | | V | | V <sub>OH</sub> | $I_{OH} = -6 \text{ mA}$ | 3 V | 2.48 | | | 2.48 | | 2.48 | | V | | | $I_{OH} = -12 \text{ mA}$ | 4.5 V | 3.8 | | | 3.8 | | 3.8 | | | | | $I_{OL} = 50 \mu A$ | 2 V to 5.5 V | | | 0.1 | | 0.1 | | 0 | 1 | | V | I <sub>OL</sub> = 2 mA | 2.3 V | | | 0.4 | | 0.4 | | 0 | 4 V | | V <sub>OL</sub> | $I_{OL} = 6 \text{ mA}$ | 3 V | | ( | 0.44 | | 0.44 | | 0.4 | 4 V | | | I <sub>OL</sub> = 12 mA | 4.5 V | | ( | 0.55 | | 0.55 | | 0.5 | 5 | | I <sub>I</sub> | $V_I = V_{CC}$ or GND | 0 to 5.5 V | | | ±1 | | ±1 | | = | 1 µA | | I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 20 | | 20 | | 2 | 0 μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 0$ to 5.5 V | 0 | | | 5 | | 5 | | | 5 μΑ | | | V – V or CND | 3.3 V | | 2.3 | | | 2.3 | | 2.3 | ,,, | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 5 V | | 2.3 | | | 2.3 | | 2.3 | pF | <sup>(1)</sup> Product Preview # 7.6 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | DADAMETED | FROM | то | LOAD | | T <sub>A</sub> = 25°0 | C | SN54LV1<br>-55°C to | | SN74L<br>-40°C t | | SN74LV<br>-40°C to | | | |-------------|---------|----------|------------------------|-----|-----------------------|---------------------|---------------------|-------------------|------------------|-----|--------------------|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | PUT) CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | ^ | V | C <sub>L</sub> = 15 pF | | 10.2 <sup>(2)</sup> | 19.7 <sup>(2)</sup> | 1 (2) | 22 <sup>(2)</sup> | 1 | 22 | 1 | 23 | 20 | | <b>l</b> pd | A | Ť | C <sub>L</sub> = 50 pF | | 13.3 | 24 | 1 | 27 | 1 | 27 | 1 | 28 | ns | <sup>(1)</sup> Product Preview <sup>(2)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested. # 7.7 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETE | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD CAPACITANCE | T <sub>A</sub> = 25°C | | SN54LV14A <sup>(1)</sup><br>-55°C to 125°C | | SN74LV14A<br>-40°C to 85°C | | SN74LV14A<br>-40°C to 125°C | | UNIT | | |-----------------|-----------------|----------------|------------------------|-----------------------|--------|--------------------------------------------|------------------|----------------------------|-----|-----------------------------|-----|------|----| | R | | (OUIFUI) | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | ^ | V | C <sub>L</sub> = 15 pF | | 7.3(2) | 12.8 <sup>(2)</sup> | 1 <sup>(2)</sup> | 15.9 <sup>(2)</sup> | 1 | 15 | 1 | 16 | 20 | | <sup>L</sup> pd | A | ř | C <sub>L</sub> = 50 pF | | 9.6 | 16.3 | 1 | 19.4 | 1 | 18.5 | 1 | 19.5 | ns | - (1) Product Preview - (2) On products compliant to MIL-PRF-38535, this parameter is not production tested. # 7.8 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | | | LOAD<br>CAPACITANCE | 7 | Γ <sub>A</sub> = 25° | С | SN54LV1<br>–55°C to | | SN74L<br>-40°C t | | SN74LV1<br>-40°C to 1 | | UNIT | |-----------------|-----------------|---|------------------------|---------------------|--------------------|----------------------|------------------|---------------------|-----|------------------|-----|-----------------------|----|------| | | (INPUT) | | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | ۸ | V | C <sub>L</sub> = 15 pF | | 5.1 <sup>(2)</sup> | 8.6 <sup>(2)</sup> | 1 <sup>(2)</sup> | 10 <sup>(2)</sup> | 1 | 10 | 1 | 11 | | | | t <sub>pd</sub> | А | Y | C <sub>L</sub> = 50 pF | | 6.7 | 10.6 | 1 | 12 | 1 | 12 | 1 | 13 | ns | | - (1) Product Preview - (2) On products compliant to MIL-PRF-38535, this parameter is not production tested. #### 7.9 Noise Characteristics $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ | | | SN74LV14A | | | UNIT | |--------------------|----------------------------------|-----------|--------------------------------------|------|------| | | | MIN | 74LV14A<br>TYP<br>0.2<br>-0.1<br>3.1 | MAX | UNII | | $V_{OL(P)}$ | Quiet output, maximum dynamic | | 0.2 | 0.8 | V | | $V_{OL(V)}$ | Quiet output, minimum dynamic | | -0.1 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic | | 3.1 | | V | | $V_{IH(D)}$ | High-level dynamic input voltage | 2.31 | | | V | | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.99 | V | <sup>(1)</sup> Characteristics are for surface-mount packages only. # 7.10 Operating Characteristics $T_A = 25^{\circ}C$ | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | TYP | UNIT | |-----------------------------------------------|--------------------------------------------|-----------------|-----|------| | C. Davies discination constitues | C 50 = 5 40 MH= | 3.3 V | 8.8 | F | | C <sub>pd</sub> Power dissipation capacitance | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | 5 V | 9.6 | рF | ## 7.11 Typical Characteristics #### 8 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PHL}$ and $t_{PLH}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms ## 9 Detailed Description #### 9.1 Overview These hex Schmitt-trigger inverters are designed for 2-V to 5.5-V V<sub>CC</sub> operation. The SNx4LV14A devices contain six independent inverters. These devices perform the Boolean function $Y = \overline{A}$ . These devices are fully specified for partial-power-down application using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. ## 9.2 Functional Block Diagram Figure 4. Logic Diagram, Each Inverter (Positive Logic) ## 9.3 Feature Description - · Wide operating voltage range - Operates From 2 V to 5.5 V - Allows up or down voltage translation - Inputs and outputs accept voltages to 5.5 V - I<sub>off</sub> feature - Allows voltages on the inputs and outputs when V<sub>CC</sub> is 0 V - Schmitt-trigger inputs allow for slow or noisy inputs #### 9.4 Device Functional Modes Table 1. Function Table (Each Inverter) | INPUT<br>A | OUTPUT<br>Y | |------------|-------------| | Н | L | | L | Н | # 10 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information Schmitt triggers should be used anytime you need to translate a sign wave into a square wave as shown in Figure 5. They may also be used where a slow or noisy input needs to be sped up or cleaned up as shown in Figure 6. # 10.2 Typical Application Figure 5. Oscillator Application Schematic Figure 6. Switch De-bouncer Schematic ## **Typical Application (continued)** #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. #### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - For rise time and fall time specifications, see Δt/ΔV in Recommended Operating Conditions table. - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions table. - Inputs and outputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions: - Load currents should not exceed 35 mA per output and 50 mA total for the part. #### 10.2.3 Application Curves Schmitt triggers should be used any time you need to 1. Change a sign wave into a square wave. 2. Have noisy signals that need to be cleaned up 3. Have slow edges that need to be converted to fast edges. Figure 7. Schmitt Trigger Curves # 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1 $\mu$ F capacitor is recommended. If there are multiple $V_{CC}$ terminals then 0.01 $\mu$ F or 0.022 $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1 $\mu$ F and 1.0 $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for the best results. # 12 Layout ## 12.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in the Figure 8 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. ## 12.2 Layout Example Figure 8. Layout Diagram ## 13 Device and Documentation Support #### 13.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-----------|----------------|--------------|---------------------|---------------------|---------------------| | SN54LV14A | Click here | Click here | Click here | Click here | Click here | | SN74LV14A | Click here | Click here | Click here | Click here | Click here | # 13.2 Trademarks All trademarks are the property of their respective owners. ## 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | SN74LV14AD | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ADBR | ACTIVE | SSOP | DB | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ADGVR | ACTIVE | TVSOP | DGV | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ADGVRE4 | ACTIVE | TVSOP | DGV | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ADR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ADRG4 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ANSR | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV14A | Samples | | SN74LV14ANSRG4 | ACTIVE | SO | NS | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV14A | Samples | | SN74LV14APW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14APWG4 | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14APWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14APWRG3 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14APWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14APWT | ACTIVE | TSSOP | PW | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV14A | Samples | | SN74LV14ARGYR | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LV14A | Samples | | SN74LV14ARGYRG4 | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LV14A | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. # **PACKAGE OPTION ADDENDUM** 13-Aug-2021 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV14A: Automotive: SN74LV14A-Q1 Enhanced Product : SN74LV14A-EP #### NOTE: Qualified Version Definitions: - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications # TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | D. | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV14ADBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74LV14ADGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV14ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV14ADR | SOIC | D | 14 | 2500 | 330.0 | 16.8 | 6.5 | 9.5 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV14ADR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV14ADRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV14ADRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LV14ANSR | SO | NS | 14 | 2000 | 330.0 | 16.4 | 8.45 | 10.55 | 2.5 | 12.0 | 16.2 | Q1 | | SN74LV14APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV14APWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV14APWRG3 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV14APWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV14APWT | TSSOP | PW | 14 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV14ARGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV14ADBR | SSOP | DB | 14 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV14ADGVR | TVSOP | DGV | 14 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV14ADR | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | SN74LV14ADR | SOIC | D | 14 | 2500 | 364.0 | 364.0 | 27.0 | | SN74LV14ADR | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | SN74LV14ADRG4 | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | SN74LV14ADRG4 | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | SN74LV14ANSR | SO | NS | 14 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LV14APWR | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV14APWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV14APWRG3 | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV14APWRG4 | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | | SN74LV14APWT | TSSOP | PW | 14 | 250 | 853.0 | 449.0 | 35.0 | | SN74LV14ARGYR | VQFN | RGY | 14 | 3000 | 853.0 | 449.0 | 35.0 | # DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** ## PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. - D. Falls within JEDEC: 24/48 Pins MO-153 14/16/20/56 Pins – MO-194 # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. Falls within JEDEC MO-150 NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (S-PVQFN-N14) ## PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.