## SN74AHC1G09 具有开漏输出的单路双输入正与门 #### 1 特性 - 工作范围: 2V 至 5.5V - 最长 t<sub>pd</sub>: 6ns (5V 时) - 电压为 5V 时,输出驱动为 ±8mA - 所有输入支持施密特触发操作,使得电路允许输入 缓慢上升和下降 - 锁存性能超过 250mA, 符合 JESD 17 规范 - 静电放电 (ESD) 保护性能超过 JESD 22 规范要求: - 2000V 人体模型 (A114-A) - 1000V 充电器件模型 (C101) #### 2 应用 - 条形码扫描器 - 电缆解决方案 - 电子书 - 嵌入式个人电脑 (PC) - 现场发送器:温度或压力传感器 - 指纹识别 - 制热、通风与空调控制 (HVAC) - 网络附属存储 (NAS) - 服务器主板和电源装置 (PSU) - 软件定义的无线电 (SDR) - 电视 (TV): 高清电视 (HDTV)、液晶显示屏 (LCD) 和数字电视 - 视频通信系统 - 无线数据访问卡、耳机、键盘、鼠标和局域网 (LAN) 卡 #### 3 说明 SN74AHC1G09 是一款具有开漏输出配置的单路双输入正与门。该器件以正逻辑执行布尔逻辑运算 $Y = A \times B$ 或 $Y = \overline{A + B}$ #### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-----------------|------------|-----------------| | SN74AHC1G09DBVR | SOT-23 (5) | 2.90mm x 1.60mm | | SN74AHC1G09DCKR | SC70 (5) | 2.00mm × 1.25mm | (1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。 #### 逻辑图 Changes from Revision C (January 2016) to Revision D Changes from Revision B (July 2011) to Revision C | | | 目录 | | | | |----------------------------|---------------------------------------------------------|---------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 1<br>2<br>3<br>4<br>5<br>6 | 特性 | . 1<br>. 1<br>. 2<br>. 3<br>. 3<br>. 3<br>. 3<br>. 3<br>. 4<br>. 4<br>. 4 | 9<br>10<br>11<br>12 | 8.2 Functional Block Diagram 8.3 Feature Description. 8.4 Device Functional Modes. Application and Implementation 9.1 Application Information. 9.2 Typical Application Power Supply Recommendations Layout. 11.1 Layout Guidelines 11.2 Layout Example 器件和文档支持 12.1 文档支持 12.2 接收文档更新通知 12.3 社区资源 12.4 商标 | | | 7<br>8 | Parameter Measurement Information Detailed Description | . 6 | | 12.5 静电放电警告<br>12.6 Glossary | 10 | | · | 8.1 Overview | | 13 | 机械、封装和可订购信息 | 10 | 已删除 特性中的 200V 机器模型1Changed description for pin A from No connection to Input3已添加 接收文档更新通知部分10 已添加 *ESD* 额定值表,特性 描述部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分.......1 Page **Page** ## 5 Pin Configuration and Functions #### Pin Functions<sup>(1)</sup> | PIN | | 1/0 | DESCRIPTION | | | |-----------------|-----|-----|-------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | Α | 1 | I | Input | | | | В | 2 | I | Input | | | | GND | 3 | _ | Ground | | | | V <sub>CC</sub> | 5 | _ | Power pin | | | | Υ | 4 | 0 | Output | | | (1) See 机械、封装和可订购信息 for dimensions. ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 | 7 | ٧ | | VI | Input voltage <sup>(2)</sup> | -0.5 | 7 | V | | Vo | Output voltage (2) | -0.5 | V <sub>CC</sub> + 0.7 | V | | I <sub>IK</sub> | Input clamp current (V <sub>I</sub> < 0) | -20 | | mA | | I <sub>OK</sub> | Output clamp current ( $V_O < 0$ or $V_O > V_{CC}$ ) | -20 | | mA | | Io | Continuous output current (V <sub>O</sub> = 0 to V <sub>CC</sub> ) | -25 | +25 | mA | | | Continuous current through V <sub>CC</sub> or GND | -50 | +50 | mA | | $T_{J}$ | Maximum junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------| | V Electronistic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | V | | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|--------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 3 V | 2.1 | | V | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V | | 0.9 | V | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | $I_{OL}$ | Low-level output current | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | | 4 | A | | | | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | | 8 | mA | | A4/A | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 100 | 0/ | | Δt/Δv | | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -55 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*, SCBA004. #### 6.4 Thermal Information | | | | SN74AHC1G09 | | | |-------------------------------|----------------------------------------|--------------|-------------|------|--| | THERMAL METRIC <sup>(1)</sup> | | DBV (SOT-23) | DCK (SC70) | UNIT | | | | | 5 PINS | 5 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 206 | 252 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------|-----------------|-----------------------------------------------------|-----|-----|------|------| | | | 2 V | | | | 0.1 | | | | $I_{OL} = 50 \mu A$ | 3 V | | | | 0.1 | | | | | 4.5 V | | | | 0.1 | | | | | | T <sub>A</sub> = 25°C | | | 0.36 | | | V <sub>OL</sub> | $I_{OL} = 4 \text{ mA}$ | 3 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 0.44 | V | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | | | 0.55 | | | | | | T <sub>A</sub> = 25°C | | | 0.36 | | | | I <sub>OL</sub> = 8 mA | 4.5 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 0.44 | | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | | | 0.55 | | | | | | T <sub>A</sub> = 25°C | | | ±0.1 | | | I | $V_I = 5.5 \text{ V or GND}$ | 0 V to 5.5 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±1 | μΑ | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | | | ±2 | | | | | | T <sub>A</sub> = 25°C | | | 1 | | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 10 | μΑ | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | | | 20 | | | C | V V or CND | E.V. | T <sub>A</sub> = 25°C | | 4 | 10 | "F | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 5 V | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | | | 10 | pF | ## 6.6 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 2) | FROM<br>(INPUT) | TO<br>(OUTPUT) | OUTPUT<br>CAPACITANCE | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------|----------------|-----------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | | | | $T_A = 25^{\circ}C$ | | 3.6 | 7 | | | A or B | Υ | C <sub>L</sub> = 15 pF | $T_A = -40$ °C to +85°C | 1 | | 8 | ns | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | 1 | | 8.5 | | | | | | $T_A = 25^{\circ}C$ | | 6.5 | 11 | | | A or B | Υ | $C_L = 50 pF$ | $T_A = -40$ °C to +85°C | 1.5 | | 12 | ns | | | | | $T_A = -55$ °C to +125°C | 1.5 | | 12.5 | | | | (INPUT) A or B | (INPUT) (OUTPUT) A or B Y | (INPUT) (OUTPUT) CAPACITANCE A or B Y C <sub>L</sub> = 15 pF | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | ## 6.7 Switching Characteristics, $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | OUTPUT<br>CAPACITANCE | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------|-----------------|----------------|-----------------------|------------------------------------------------|-----|-----|-----|------| | | | | | $T_A = 25^{\circ}C$ | | 2.5 | 5 | | | | A or B | Υ | $C_{L} = 15 pF$ | $T_A = -40$ °C to +85°C | 1 | | 6 | ns | | | | | | $T_A = -55$ °C to +125°C | 1 | | 6.5 | | | t <sub>PD</sub> | | | | $T_A = 25^{\circ}C$ | | 4.6 | 7.5 | | | | A or B | Υ | $C_L = 50 pF$ | $T_A = -40$ °C to +85°C | 1.5 | | 8 | ns | | | | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ | 1.5 | | 8.5 | | ## 6.8 Operating Characteristics $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|--------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load, f = 1 MHz | 5 | pF | ## 6.9 Typical Characteristics Figure 1. TPD Across V<sub>CC</sub> at 25°C #### 7 Parameter Measurement Information - A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 3 ns. $t_f \leq$ 3 ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. - F. Since this device has open-drain outputs, t<sub>PLZ</sub> and t<sub>PZL</sub> are the same as t<sub>PD</sub>. - G. $t_{PZL}$ is measured at $V_{CC}/2$ . - H. $t_{PLZ}$ is measured at $V_{OL}$ + 0.3 V. Figure 2. Load Circuit and Voltage Waveforms #### 8 Detailed Description #### 8.1 Overview The SN74AHC1G09 device contains one open-drain positive-AND gate with a maximum sink current of 8 mA. A wide operating range of 2 V to 5.5 V enables this device to be used in many different systems, and a low t<sub>pd</sub> qualifies this device to be used in high-speed applications. #### 8.2 Functional Block Diagram #### 8.3 Feature Description The wide operating voltage range of 2 V to 5 V allows the SN74AHC1G09 to be used in systems with many different voltage rails. In addition, the voltage tolerance on the output allows the device to be used for inverting up-translation or down-translation. The device is also equipped with Schmitt-trigger inputs, which increase the ability of the device to reject noise. #### 8.4 Device Functional Modes Table 1 lists the functional modes of the SN74AHC1G09. **Table 1. Function Table** | INP | OUTPUT | | |-----|--------|------| | Α | В | Υ | | Н | Н | H(Z) | | L | Х | L | | Х | L | L | #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74AHC1G09 is used in the following example in a basic power sequencing configuration. Power sequencing is often used in applications that require a processor or other delicate device with specific voltage timing requirements in order to protect the device from malfunctioning. #### 9.2 Typical Application Figure 3. Typical Application Diagram #### 9.2.1 Design Requirements This device uses CMOS technology. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions: - Rise time and fall time specifications. See (Δt/ΔV) in Recommended Operating Conditions. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions. - Inputs are overvoltage-tolerant, allowing them to go as high as (V<sub>I</sub> maximum) in Recommended Operating Conditions at any valid V<sub>CC</sub>. #### 2. Absolute Maximum Conditions: - Load currents should not exceed (I<sub>O</sub> maximum) per output and should not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in *Absolute Maximum Ratings*. - Outputs should not be pulled above V<sub>CC</sub>. #### **Typical Application (continued)** #### 9.2.3 Application Curve $V_{CC} = 5 \text{ V}$ , Load = $50 \Omega / 50 \text{ pF}$ Figure 4. I<sub>CC</sub> vs Input Voltage #### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended; if there are multiple $V_{CC}$ pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices, inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used, or only 3 of the 4 buffer gates are used). Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. The following are the rules that must be observed under all circumstances: - All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. - The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever make more sense or is more convenient. #### 11.2 Layout Example Figure 5. Layout Diagram #### 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 相关文档如下: - 《逻辑器件简介》, SLVA700 - 《慢速或悬空 CMOS 输入的影响》, SCBA004 #### 12.2 接收文档更新通知 如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 12.3 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。要获得这份数据表的浏览器版本,请查阅左侧导航栏。 11-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74AHC1G09DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | (A093, A09G, A09J) | Samples | | SN74AHC1G09DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | (AJ3, AJG, AJJ) | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHC1G09DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74AHC1G09DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHC1G09DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74AHC1G09DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AHC1G09DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | \*All dimensions are nominal | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------------|--------|-----------------|------|------|-------------|------------|-------------| | SN74AHC1G09DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G09DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G09DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G09DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHC1G09DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. # DCK (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DCK (R-PDSO-G5) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.