# OPAx317 零漂移、低偏移、轨到轨 I/O 运算放大器 精密产品目录 #### 1 特性 - 电源电压: 1.8V 至 5.5V - 微型封装: - 单通道: SOT23-5、SC-70、SOIC-8 - 双通道: VSSOP-8、SOIC-8 - 四通道: SOIC-14、TSSOP-14 - 低偏移电压: 20μV (典型值) - 共模抑制比 (CMRR): 108dB(典型值)电源抑制 比 (PSRR) - 静态电流: 35μA (最大值) - 增益带宽: 300kHz - 轨到轨输入和输出 - 内部电磁干扰 (EMI) 和内部射频干扰 (RFI) 滤波功能 #### 2 应用 - 电池供电仪器 - 温度测量 - 传感器 应用 - 电子称 - 医疗仪表 - 手持测试设备 - 电流感测 #### 3 说明 OPA317 系列 CMOS 运算放大器不但具备精密的性能,而且价格极具竞争力。这些器件属于采用专有自动校准技术的零漂移系列放大器,在整个时间和温度范围内的偏移电压非常低(最大 90μV)且几乎零漂移,并且静态电流只有 35μA(最大值)。 OPA317 系列放大器 具有 轨到轨输入和输出以及几乎不变的 1/f 噪声特性,因此是许多应用 应用的理想选择,更容易设计到系统中。此类器件经过优化,适合在1.8V (±0.9V) 至 5.5V (±2.75V) 的低电压状态下工作。 OPA317(单通道版本)提供 SC70-5、SOT23-5 和 SOIC-8 三种封装。OPA2317(双通道版本)提供 VSSOP-8 和 SOIC-8 两种封装。OPA4317 提供标准 SOIC-14 和 TSSOP-14 两种封装。所有器件版本的额 定工作温度范围均为 -40°C 至 +125°C。 器件信息(1) | 产品型号 | 封装 | 封装尺寸 (标称值) | |---------|------------|-----------------| | | SOIC (8) | 3.91mm x 4.90mm | | OPA317 | SOT-23 (5) | 1.60mm x 2.90mm | | | SC70 (5) | 1.25mm × 2.00mm | | OPA2317 | SOIC (8) | 3.91mm x 4.90mm | | UPA2317 | VSSOP (8) | 3.00mm × 3.00mm | | OPA4317 | SOIC (14) | 3.91mm x 8.65mm | | UFA4317 | TSSOP (14) | 4.40mm × 5.00mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 偏移电压分布 ## ZHCSB44B – MAY 2013 – REVISED JUNE 2016 | | | 目录 | | | | |----------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>5<br>6 | 特性 | 1<br>1<br>1<br>2<br>3<br>5<br>.5<br>.5<br>.5<br>.6<br>.6<br>.6<br>.7<br>.8<br>11<br>12<br>12 | 9<br>10<br>11<br>12 | 8.4 Device Functional Modes Application and Implementation 9.1 Application Information 9.2 Typical Applications 9.3 System Example Power Supply Recommendations Layout 11.1 Layout Guidelines 11.2 Layout Example 器件和文档支持 12.1 文档支持 12.2 接收文档更新通知 12.3 相关链接 12.4 社区资源 12.5 商标 12.6 静电放电警告 12.7 Glossary 机械、封装和可订购信息 | 15 15 16 18 18 19 19 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 | | 主:<br>Chai | 修订历史记录<br>之前版本的页码可能与当前版本有所不同。<br>nges from Revision A (June 2013) to Revision B | | | | Page | | | 2添加 ESD 额定值表,特性 说明部分,器件功能模式<br>当支持部分以及机械、封装和可订购信息部分 | | | | 1 | | Chai | nges from Original (May 2013) to Revision A | | | | Page | | · Ē | 己删除 <i>订购信息</i> 表;请参见数据表末尾的 POA | | | | 1<br>1 | ## 5 Pin Configuration and Functions OPA317: DBV Package 5-Pin SOT-23 Top View #### OPA317: DCK Package 5-Pin SC70 Top View #### Pin Functions (5-Pin Packages) | | PIN | | 1/0 | DESCRIPTION | | |------|--------|------|-----|---------------------------------|--| | NAME | SOT-23 | SC70 | 1/0 | | | | +IN | 3 | 1 | I | Noninverting input | | | -IN | 4 | 3 | 1 | Inverting input | | | OUT | 1 | 4 | 0 | Output | | | V+ | 5 | 5 | _ | Positive (highest) power supply | | | V- | 2 | 2 | _ | Negative (lowest) power supply | | OPA317: D Package 8-Pin SOIC Top View (1) NC - No internal connection #### OPA2317: D and DGK Packages 8-Pin SOIC and VSSOP Top View #### Pin Functions (8-Pin Packages) | | PIN | | | | | |-------|----------------|------------------------------|-----|---------------------------------|--| | NAME | OPA317<br>SOIC | OPA2317<br>SOIC and<br>VSSOP | I/O | DESCRIPTION | | | +IN | 3 | _ | I | Noninverting input | | | -IN | 2 | _ | 1 | Inverting input | | | +IN A | _ | 3 | I | Noninverting input, channel A | | | -IN A | _ | 2 | I | Inverting input, channel A | | | +IN B | _ | 5 | I | Noninverting input, channel B | | | –IN B | _ | 6 | 1 | Inverting input, channel B | | | | 1 | | | | | | NC | 5 | _ | _ | No internal connection | | | | 8 | | | | | | OUT | 6 | _ | 0 | Output | | | OUT A | _ | 1 | 0 | Output, channel A | | | OUT B | _ | 7 | 0 | Output, channel B | | | V+ | 7 | 8 | | Positive (highest) power supply | | | V- | 4 | 4 | _ | Negative (lowest) power supply | | #### OPA4317: SW Package 14-Pin TSSOP Top View #### Pin Functions (14-Pin Packages) | | PIN | | in runouons (14 run ruokugos) | | |-------|-------------|-----|---------------------------------|--| | NAME | SOIC, TSSOP | I/O | DESCRIPTION | | | +IN A | 3 | I | Noninverting input, channel A | | | -IN A | 2 | I | Inverting input, channel A | | | +IN B | 5 | I | Noninverting input, channel B | | | –IN B | 6 | I | Inverting input, channel B | | | +IN C | 10 | I | Noninverting input, channel C | | | -IN C | 9 | I | Inverting input, channel C | | | +IN D | 12 | I | Noninverting input, channel D | | | –IN D | 13 | I | Inverting input, channel D | | | OUT A | 1 | 0 | Output, channel A | | | OUT B | 7 | 0 | Output, channel B | | | OUT C | 8 | 0 | Output, channel C | | | OUT D | 14 | 0 | Output, channel D | | | V+ | 4 | _ | Positive (highest) power supply | | | V– | 11 | _ | Negative (lowest) power supply | | #### 6 Specifications #### 6.1 Absolute Maximum Ratings Over operating free-air temperature range, unless otherwise noted. (1) | | | MIN | MAX | UNIT | |---------------------|----------------------------|------------|------------|------| | $V_S = (V+) - (V-)$ | Supply voltage | | 7 | V | | | Signal input terminals (2) | (V-) - 0.3 | (V+) + 0.3 | V | | | Signal input terminals (2) | -10 | 10 | mA | | | Output short circuit (3) | Conti | nuous | | | T <sub>A</sub> | Operating temperature | -40 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | | | | Machine model (MM) | ±400 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted). | | | MIN | MAX | UNIT | |----------------|-----------------------|------------|-------------|------| | (V+ - V-) | Supply voltage | 1.8 (±0.9) | 5.5 (±2.25) | V | | T <sub>A</sub> | Specified temperature | -40 | 125 | °C | <sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails must be current-limited to 10 mA or less. <sup>(3)</sup> Short-circuit to ground, one amplifier per package. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information: OPA317 | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DBV (SOT-23) | DCK (SC70) | UNIT | |-----------------------|----------------------------------------------|----------|--------------|------------|------| | | | 8 PINS | 5 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 140.1 | 220.8 | 298.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 89.8 | 97.5 | 65.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 80.6 | 61.7 | 97.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 28.7 | 7.6 | 0.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 80.1 | 61.1 | 95.5 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | _ | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Thermal Information: OPA2317 | | | ОР | OPA2317 | | | |----------------------|----------------------------------------------|----------|-------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DGK (VSSOP) | UNIT | | | | | 8 PINS | 8 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 124 | 180.3 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 73.7 | 48.1 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 64.4 | 100.9 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 18 | 2.4 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 63.9 | 99.3 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.6 Thermal Information: OPA4317 | | | OP | OPA4317 | | | |-----------------------|----------------------------------------------|----------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | PW (TSSOP) | UNIT | | | | | 14 PINS | 14 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 83.8 | 120.8 | °C/W | | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 70.7 | 34.3 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 59.5 | 62.8 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 11.6 | 1 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 37.7 | 56.5 | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.7 Electrical Characteristics: $V_S = 1.8 \text{ V}$ to 5.5 V At $T_A = 25$ °C, $R_L = 10~k\Omega$ connected to midsupply, $V_{CM} = V_{OUT} =$ midsupply, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------|------------|--------------------| | OFFSET ' | VOLTAGE | | | | | | V | Input offeet voltage | V <sub>S</sub> = 5 V | 20 | ±90 | \/ | | V <sub>os</sub> | Input offset voltage | $T_A = -40$ °C to +125°C, $V_S = 5$ V | | ±100 | μV | | dV <sub>OS</sub> /dT | Input offset voltage vs temperature | $T_A = -40$ °C to +125°C | 0.05 | | μV/°C | | PSRR | Input offset voltage vs power supply | $T_A = -40$ °C to +125°C, $V_S = 1.8$ V to 5.5 V | 1 | 10 | μV/V | | | Long-term stability <sup>(1)</sup> | | See (1) | | | | | Channel separation, DC | | 5 | | μV/V | | INPUT BI | AS CURRENT | | | | | | | | | ±275 | | | | I <sub>B</sub> | Input bias current | OPA4317 | ±155 | | pA | | | | T <sub>A</sub> = -40°C to +125°C | ±300 | | | | | | | ±400 | | | | los | Input offset current | OPA4317 | ±140 | | рA | | NOISE | | | · | | | | e <sub>n</sub> | Input voltage noise density | f = 1 kHz | 55 | | nV/√ <del>Hz</del> | | | | f = 0.01 Hz to 1 Hz | 0.3 | | | | | Input voltage noise | f = 0.1 Hz to 10 Hz | 1.1 | | $\mu V_{PP}$ | | i <sub>n</sub> | Input current noise | f = 10 Hz | 100 | | fA/√ <del>Hz</del> | | | DLTAGE RANGE | 1 | · | | | | V <sub>CM</sub> | Common-mode voltage | | (V-) - 0.1 | (V+) + 0.1 | V | | | J | T <sub>A</sub> = -40°C to +125°C<br>(V-) - 0.1 V < V <sub>CM</sub> < (V+) + 0.1 V | 95 108 | , , | | | CMRR | Common-mode rejection ratio | OPA4317<br>$T_A = -40^{\circ}C$ to +125°C<br>(V-) - 0.1 V < V <sub>CM</sub> < (V+) + 0.1 V, V <sub>S</sub> = 5.5 V | 95 108 | | dB | | INPUT CA | APACITANCE | | | | | | | Differential | | 2 | | pF | | | Common-mode | | 4 | | pF | | OPEN-LO | OOP GAIN | | | - | | | A <sub>OL</sub> | Open-loop voltage gain | $T_A = -40$ °C to +125°C, $R_L = 10 \text{ k}\Omega$<br>(V-) + 100 mV < V <sub>O</sub> < (V+) - 100 mV | 100 110 | | dB | | FREQUE | NCY RESPONSE | | | | | | GBW | Gain-bandwidth product | C <sub>L</sub> = 100 pF | 300 | | kHz | | SR | Slew rate | G = 1 | 0.15 | | V/μs | | OUTPUT | | 1 | | | | | | Voltage output swing from rail | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 30 | 100 | mV | | I <sub>SC</sub> | Short-circuit current | | ±5 | | mA | | C <sub>L</sub> | Capacitive load drive | | See the Typical Characteristi | cs section | | | | Open-loop output impedance | f = 350 kHz, I <sub>O</sub> = 0 | 2 | | kΩ | | POWER S | SUPPLY | <u> </u> | - | | | | Vs | Specified voltage | | 1.8 | 5.5 | V | | Ι <sub>Q</sub> | Quiescent current per amplifier | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, I_O = 0$ | 21 | 35 | μА | | | Turnon time | V <sub>S</sub> = 5 V | 100 | | μs | <sup>(1) 300-</sup>hour life test at 150°C demonstrated randomly distributed variation of approximately 1 $\mu$ V. #### 6.8 Typical Characteristics At $T_A = 25^{\circ}C$ , $C_L = 0$ pF, $R_L = 10$ k $\Omega$ connected to midsupply, $V_{CM} = V_{OUT} =$ midsupply, unless otherwise noted. #### **Typical Characteristics (continued)** #### **Typical Characteristics (continued)** At $T_A = 25$ °C, $C_L = 0$ pF, $R_L = 10$ k $\Omega$ connected to midsupply, $V_{CM} = V_{OUT} =$ midsupply, unless otherwise noted. # 7 Parameter Measurement Information Figure 18. Overvoltage Recovery Circuit #### 8 Detailed Description #### 8.1 Overview The OPAx317 series is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving $\leq$ 10-k $\Omega$ loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the OPA317 series to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them ideal for driving sampling analog-to-digital converters (ADCs). #### 8.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 8.3 Feature Description #### 8.3.1 Operating Voltage The OPA317 series of operational amplifiers can be used with single or dual supplies from an operating range of $V_S = 1.8 \text{ V } (\pm 0.9 \text{ V})$ up to 5.5 V ( $\pm 2.75 \text{ V}$ ). #### **CAUTION** Supply voltages greater than 7 V can permanently damage the device. See the *Absolute Maximum Ratings* table. Key parameters that vary over the supply voltage or temperature range are shown in the *Typical Characteristics* section. #### **Feature Description (continued)** #### 8.3.2 Input Voltage The OPA317, OPA2317, and OPA4317 input common-mode voltage range extends 0.1 V beyond the supply rails. The OPA317 device is designed to cover the full range without the troublesome transition region found in some other rail-to-rail amplifiers. Typically, input bias current is about 200 pA; however, input voltages exceeding the power supplies can cause excessive current to flow into or out of the input pins. Momentary voltages greater than the power supply can be tolerated if the input current is limited to 10 mA. This limitation is easily accomplished with an input resistor, as shown in Figure 19. NOTE: Current limiting resistor required if input voltage exceeds supply rails by ≥ 0.3 V. Figure 19. Input Current Protection #### 8.3.3 Input Differential Voltage The typical input bias current of the OPA317 during normal operation is approximately 200 pA. In overdriven conditions, the bias current can increase significantly (see Figure 17). The most common cause of an overdriven condition occurs when the operational amplifier is outside of the linear range of operation. When the output of the operational amplifier is driven to one of the supply rails, the feedback loop requirements cannot be satisfied, and a differential input voltage develops across the input pins. This differential input voltage results in activation of parasitic diodes inside the front-end input chopping switches that combine with $10-k\Omega$ electromagnetic interference (EMI) filter resistors to create the equivalent circuit shown in Figure 20. #### NOTE The input bias current remains within specification within the linear region. Figure 20. Equivalent Input Circuit #### 8.3.4 Internal Offset Correction The OPA317, OPA2317, and OPA4317 operational amplifiers use an auto-calibration technique with a time-continuous, 125-kHz operational amplifier in the signal path. This amplifier is zero-corrected every 8 $\mu$ s using a proprietary technique. Upon power up, the amplifier requires approximately 100 $\mu$ s to achieve specified $V_{OS}$ accuracy. This design has no aliasing or flicker noise. #### 8.3.5 EMI Susceptibility and Input Filtering Operational amplifiers vary in susceptibility to EMI. If conducted EMI enters the operational amplifier, the DC offset observed at the amplifier output may shift from its nominal value while the EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The OPA317 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. Both common-mode and differential mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 8 MHz (–3 dB), with a roll-off of 20 dB per decade. #### OPA317, OPA2317, OPA4317 ZHCSB44B - MAY 2013 - REVISED JUNE 2016 #### 8.4 Device Functional Modes The OPAx317 family of devices are powered on when the supply is connected. The device can be operated as a single-supply operational amplifier or a dual-supply amplifier, depending on the application. #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The OPA317, OPA2317, and OPA4317 are unity-gain stable, precision operational amplifiers free from unexpected output and phase reversal. Proprietary Zerø-Drift circuitry gives the benefit of low input offset voltage over time and temperature, as well as lowering the 1/f noise component. As a result of the high PSRR, these devices work well in applications that run directly from battery power without regulation. The OPA317 family is optimized for low-voltage, single-supply operation. These miniature, high-precision, low quiescent current amplifiers offer high impedance inputs that have a common-mode range 100 mV beyond the supplies, and a rail-to-rail output that swings within 100 mV of the supplies under normal test conditions. The OPA317 series are precision amplifiers for cost-sensitive applications. #### 9.1.1 Achieving Output Swing to the Op Amp Negative Rail Some applications require output voltage swings from 0 V to a positive full-scale voltage (such as 2.5 V) with excellent accuracy. With most single-supply operational amplifiers, problems arise when the output signal approaches 0 V, near the lower output swing limit of a single-supply operational amplifier. A good single-supply operational amplifier may swing close to single-supply ground, but does not reach ground. The output of the OPA317, OPA2317, and OPA4317 can be made to swing to ground, or slightly below, on a single-supply power source. To do so requires the use of another resistor and an additional, more negative power supply than the operational amplifier negative supply. A pulldown resistor can be connected between the output and the additional negative supply to pull the output down below the value that the output would otherwise achieve, as shown in Figure 21. Figure 21. For V<sub>OUT</sub> Range to Ground The OPA317, OPA2317, and OPA4317 have an output stage that allows the output voltage to be pulled to its negative supply rail, or slightly below, using the technique previously described. This technique only works with some types of output stages. The OPA317, OPA2317, and OPA4317 have been characterized to perform with this technique; the recommended resistor value is approximately 20 k $\Omega$ . This configuration increases the current consumption by several hundreds of microamps. Accuracy is excellent down to 0 V and as low as –2 mV. Limiting and nonlinearity occur below –2 mV, but excellent accuracy returns as the output drives back up above –2 mV. Lowering the resistance of the pulldown resistor allows the operational amplifier to swing even further below the negative rail. Use resistances as low as 10 k $\Omega$ to achieve excellent accuracy down to –10 mV. #### 9.2 Typical Applications The circuit shown in Figure 22 is a high-side voltage-to-current (V-I) converter. It translates an input voltage of 0 V to 2 V to an output current of 0 mA to 100 mA. Figure 23 shows the measured transfer function for this circuit. The low offset voltage and offset drift of the OPA317 facilitate excellent DC accuracy for the circuit. Copyright © 2016, Texas Instruments Incorporated Figure 22. High-Side Voltage-to-Current (V-I) Converter #### 9.2.1 Design Requirements The design requirements are as follows: - Supply Voltage: 5-V DCInput: 0-V to 2-V DC - Output: 0-mA to 100-mA DC #### 9.2.2 Detailed Design Procedure The V-I transfer function of the circuit is based on the relationship between the input voltage, $V_{IN}$ , and the three current-sensing resistors: $R_{S1}$ , $R_{S2}$ , and $R_{S3}$ . The relationship between $V_{IN}$ and $R_{S1}$ determines the current that flows through the first stage of the design. The current gain from the first stage to the second stage is based on the relationship between $R_{S2}$ and $R_{S3}$ . #### **Typical Applications (continued)** For a successful design, pay close attention to the DC characteristics of the operational amplifier chosen for the application. To meet the performance goals, this application benefits from an operational amplifier with low offset voltage, low temperature drift, and rail-to-rail output. The OPA2317 CMOS operational amplifier is a high-precision, $5-\mu V$ offset, $0.05-\mu V/^{\circ}C$ drift amplifier optimized for low-voltage, single-supply operation with an output swing to within 50 mV of the positive rail. The OPA2317 family uses chopping techniques to provide low initial offset voltage and near-zero drift over time and temperature. Low offset voltage and low drift reduce the offset error in the system, making these devices appropriate for precise DC control. The rail-to-rail output stage of the OPA2317 ensures that the output swing of the operational amplifier is able to fully control the gate of the MOSFET devices within the supply rails. #### 9.2.3 Application Curve Figure 23. Measured Transfer Function for High-Side V-I Converter #### 9.3 System Example R<sub>N</sub> are operational resistors used to isolate the ADS1100 from the noise of the digital I<sup>2</sup>C bus. The ADS1100 device is a 16-bit converter; therefore, a precise reference is essential for maximum accuracy. If absolute accuracy is not required and the 5-V power supply is sufficiently stable, the REF3130 device may be omitted. Copyright © 2016, Texas Instruments Incorporated NOTE: 1% resistors provide adequate common-mode rejection at small ground-loop errors. Figure 24. Low-Side Current Monitor #### 10 Power Supply Recommendations The OPAx317 device is specified for operation from 1.8 V to 5.5 V ( $\pm$ 0.9 V to $\pm$ 2.75 V); many specifications apply from $-40^{\circ}$ C to $+125^{\circ}$ C. The *Electrical Characteristics:* $V_{S} = 1.8$ V to 5.5 V table presents parameters that can exhibit significant variance with regard to operating voltage or temperature. #### **CAUTION** Supply voltages larger than 7 V can permanently damage the device (see the *Absolute Maximum Ratings*) table. Place 0.1- $\mu$ F bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Guidelines* section. #### 11 Layout #### 11.1 Layout Guidelines Attention to good layout practice is always recommended. Keep traces short and, when possible, use a printed-circuit board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place a 0.1-µF capacitor closely across the supply pins. Apply these guidelines throughout the analog circuit to improve performance and provide benefits, such as reducing the electromagnetic interference (EMI) susceptibility. Optimize circuit layout and mechanical conditions for lowest offset voltage and precision performance. Avoid temperature gradients that create thermoelectric (Seebeck) effects in the thermocouple junctions formed from connecting dissimilar conductors. These thermally-generated potentials can be made to cancel by assuring they are equal on both input terminals. Other layout and design considerations include: - Use low thermoelectric-coefficient conditions (avoid dissimilar metals). - Thermally isolate components from power supplies or other heat sources. - · Shield operational amplifier and input circuitry from air currents, such as cooling fans. Following these guidelines reduces the likelihood of junctions being at different temperatures, which can cause thermoelectric voltage drift of 0.1 $\mu$ V/°C or higher, depending on the materials used. #### 11.2 Layout Example Copyright © 2016, Texas Instruments Incorporated Figure 25. OPAx317 Layout Example #### 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 相关文档如下: - 《自校准 16 位模数转换器》, - 《最大 15ppm/°C、100μA,SOT23-3 系列电压基准》, #### 12.2 接收文档更新通知 如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定 期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 12.3 相关链接 表 1 列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链 接。 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具与软件 | 支持与社区 | |---------|-------|-------|-------|-------|-------| | OPA317 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | OPA2317 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | OPA4317 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 表 1. 相关链接 #### 12.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 ▲ SSD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 #### 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | OPA2317ID | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2317A | Samples | | OPA2317IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | OVBQ | Samples | | OPA2317IDGKT | ACTIVE | VSSOP | DGK | 8 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | OVBQ | Samples | | OPA2317IDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2317A | Samples | | OPA317ID | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O317A | Samples | | OPA317IDBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OVCQ | Samples | | OPA317IDBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OVCQ | Samples | | OPA317IDCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | SJP | Samples | | OPA317IDCKT | ACTIVE | SC70 | DCK | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | SJP | Samples | | OPA317IDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O317A | Samples | | OPA4317ID | ACTIVE | SOIC | D | 14 | 50 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O4317A | Samples | | OPA4317IDR | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O4317A | Samples | | OPA4317IPW | ACTIVE | TSSOP | PW | 14 | 90 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | O4317A | Samples | | OPA4317IPWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | O4317A | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". #### PACKAGE OPTION ADDENDUM 10-Dec-2020 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Γ | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | *All dimensions are nominal | 1 | | _ | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | OPA2317IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2317IDGKT | VSSOP | DGK | 8 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2317IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA317IDBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA317IDBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA317IDCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA317IDCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA317IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA4317IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | OPA4317IPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA2317IDGKR | VSSOP | DGK | 8 | 2500 | 364.0 | 364.0 | 27.0 | | OPA2317IDGKT | VSSOP | DGK | 8 | 250 | 364.0 | 364.0 | 27.0 | | OPA2317IDR | SOIC | D | 8 | 2500 | 853.0 | 449.0 | 35.0 | | OPA317IDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | OPA317IDBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | OPA317IDCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | OPA317IDCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | OPA317IDR | SOIC | D | 8 | 2500 | 853.0 | 449.0 | 35.0 | | OPA4317IDR | SOIC | D | 14 | 2500 | 853.0 | 449.0 | 35.0 | | OPA4317IPWR | TSSOP | PW | 14 | 2000 | 853.0 | 449.0 | 35.0 | SMALL OUTLINE TRANSISTOR - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. # DCK (R-PDSO-G5) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DCK (R-PDSO-G5) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. # DGK (S-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE - : A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ### PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE INTEGRATED CIRCUIT - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design.