## LM34940

# LM34940 Wide-Input-Voltage 100-V Buck Converter

## 1 Features

- Operates up to 100-V Input Voltage Range
- 1-A Maximum DC Load Current
  - 3-A Limited Load Transient Capability
- Constant ON-Time Control
  - No External Loop Compensation
  - Fast Transient Response
- Nearly Constant Switching Frequency
- Frequency Adjustable Up to 1 MHz
- Programmable Soft-Start Time
- Peak Current Limiting Protection
- Adjustable Input UVLO and Hysteresis
- ±1% Feedback Voltage Reference
- Thermal Shutdown Protection

## 2 Applications

- GSM/GPRS Tracker
- Telecom DC-DC Bias
- E-Meter Power Line Communication

## 3 Description

The LM34940 is a 100-V step-down buck converter with an integrated high-side MOSFET, capable of handling time limited 3-A DC load transients. The constant-ON-time control scheme requires no loop compensation and supports high step-down ratios with fast transient response. An internal feedback amplifier maintains ±1% output voltage regulation over the entire operating temperature range. The ON time varies inversely with input voltage resulting in nearly constant switching frequency. The peak current limit protection scheme along with an intelligent OFF-timer circuit protects the part against overload conditions. The undervoltage lockout (EN/UVLO) circuit provides independently adjustable input undervoltage threshold and hysteresis. When handling a DC load current of 3 A or higher over an extended time period, especially at input voltages close to the set output voltage in an application, the LM34940 is further protected from overheating by the internal thermal shutdown feature.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| LM34940     | HTSSOP (14) | 4.40 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## Simplified Schematic

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 |      | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 6        |
|   | 6.7  | Typical Characteristics7           |
| 7 | Deta | ailed Description                  |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram9          |

|    | 7.3  | Feature Description               | 10 |
|----|------|-----------------------------------|----|
|    | 7.4  | Device Functional Modes           | 12 |
| 8  | Арр  | lications and Implementation      | 13 |
|    | 8.1  | Application Information           | 13 |
|    | 8.2  | Typical Application               | 13 |
|    | 8.3  | Dos and Don'ts                    | 20 |
| 9  | Pow  | er Supply Recommendations         | 20 |
| 10 | Lay  | out                               | 21 |
|    | 10.1 | Layout Guidelines                 | 21 |
|    | 10.2 | Layout Example                    | 21 |
| 11 | Dev  | ice and Documentation Support     | 22 |
|    | 11.1 | Trademarks                        | 22 |
|    | 11.2 | Electrostatic Discharge Caution   | 22 |
|    | 11.3 | Glossary                          | 22 |
| 12 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | rmation                           | 22 |
|    | 12.1 | Package Option Addendum           | 23 |
|    |      |                                   |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| April 2017 | *        | Initial release |

# 5 Pin Configuration and Functions



### **Pin Functions**

|                   | PIN     | 1/0 | DESCRIPTION                                                                                                          |  |
|-------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------|--|
| NO.               | NAME    | 1/0 | DESCRIPTION                                                                                                          |  |
| NO.NAME1AGND2PGND |         | -   | Analog ground. Ground connection of internal control circuits.                                                       |  |
| 2                 | PGND    | -   | Power ground                                                                                                         |  |
| 3                 | VIN     | I   | Input supply connection. Operating input range is 4.5 V to 100 V.                                                    |  |
| 4                 | EN/UVLO | I   | Precision enable. Input pin of undervoltage lockout (UVLO) comparator.                                               |  |
| 5                 | RON     | I   | On-time programming pin. A resistor between this pin and VIN sets the switch ON time as a function of input voltage. |  |
| 6                 | SS      | I   | Soft start. Connect a capacitor from SS to AGND to control output rise time and limit overshoot.                     |  |
| 7,14              | NC      |     | No connection. PIN 14 can be connected to PIN 12,13 if needed for the SW node.                                       |  |
| 8                 | NC      | I   | Connect to AGND for all operation.                                                                                   |  |
| 9                 | FB      | I   | Feedback input of voltage regulation comparator.                                                                     |  |
| 10                | VCC     | 0   | Internal high voltage start-up regulator bypass capacitor pin.                                                       |  |
| 11                | BST     | I   | Bootstrap capacitor pin. Connect a capacitor between BST and SW to bias gate driver of high-side buck FET.           |  |
| 12,13             | SW      | 0   | Switch node. Source connection of the internal high-side buck FET.                                                   |  |
| _                 | EP      |     | Exposed pad. Connect to AGND and printed-circuit board ground plane to improve power dissipation.                    |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                             |                 | MIN  | MAX | UNIT |
|---------------------------------------------|-----------------|------|-----|------|
|                                             | VIN to AGND     | -0.3 | 100 |      |
| Input voltage                               | EN/UVLO to AGND | -0.3 | 100 |      |
|                                             | RON to AGND     | -0.3 | 100 |      |
|                                             | BST to AGND     | -0.3 | 114 | V    |
|                                             | VCC to AGND     | -0.3 | 14  |      |
|                                             | SS to AGND      | -0.3 | 7   |      |
|                                             | FB to AGND      | -0.3 | 7   |      |
|                                             | BST to SW       | -0.3 | 14  |      |
| Output voltage                              | BST to VCC      |      | 100 | V    |
|                                             | SW to AGND      | -1.5 | 100 |      |
| Maximum junction temperature <sup>(3)</sup> |                 | -40  | 150 | °C   |
| Storage temperature T <sub>stg</sub>        |                 | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

## 6.2 ESD Ratings

|                                            |                         |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                                          | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                                     |                                                                                                                                           | MIN | NOM MAX | UNIT |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
| V <sub>IN</sub> input voltage       |                                                                                                                                           | 9   | 95      | V    |
|                                     | Average load current rating                                                                                                               |     | 1       |      |
| I <sub>O</sub> output current       | Peak DC load current rating during load transient<br>(limited to maximum 5ms time duration; never<br>exceeding 25% total load duty cycle) |     | 3       | А    |
| External V <sub>CC</sub> bias volta | ge                                                                                                                                        | 9   | 13      | V    |
| Operating junction temp             | perature <sup>(2)</sup>                                                                                                                   | -40 | 125     | °C   |

(1) Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics*.

(2) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

## 6.4 Thermal Information

|                       |                                              | LM34940      |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | UNIT |
|                       |                                              | 14 PINS      |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 39.3         | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 2            | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 19.3         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 19.6         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 22.8         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.5          | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

## 6.5 Electrical Characteristics

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to +125°C for LM34940. Unless otherwise stated,  $V_{IN} = 48 \text{ V}.^{(1)(2)}$ 

|                       | PARAMETER                                       | TEST CONDITIONS                                        | MIN   | ТҮР  | MAX   | UNIT |
|-----------------------|-------------------------------------------------|--------------------------------------------------------|-------|------|-------|------|
| SUPPLY CU             | RRENT                                           |                                                        |       |      |       |      |
| I <sub>SD</sub>       | Input shutdown current                          | V <sub>IN</sub> = 48 V, EN/UVLO = 0 V                  |       | 50   | 90    | μA   |
| I <sub>OP</sub>       | Input operating current                         | V <sub>IN</sub> = 48 V, FB = 3 V, Non-switching        |       | 2.3  | 2.5   | mA   |
| VCC SUPPL             | Y                                               |                                                        |       |      |       |      |
| V <sub>CC</sub>       | Bias regulator output                           | V <sub>IN</sub> = 48 V, I <sub>CC</sub> = 20 mA        | 6.3   | 7.3  | 8.5   | V    |
| V <sub>CC</sub>       | Bias regulator current limit                    | V <sub>IN</sub> = 48 V                                 | 30    |      |       | mA   |
| V <sub>CC(UV)</sub>   | VCC undervoltage threshold                      | V <sub>CC</sub> rising                                 |       | 3.98 | 4.1   | V    |
| V <sub>CC(HYS)</sub>  | VCC undervoltage hysteresis                     | V <sub>CC</sub> falling                                |       | 185  |       | mV   |
| V <sub>CC(LDO)</sub>  | VIN - VCC dropout voltage                       | V <sub>IN</sub> = 4.5 V, I <sub>CC</sub> = 20 mA       |       | 200  | 340   | mV   |
| HIGH-SIDE I           | FET                                             |                                                        |       |      | ,     |      |
| R <sub>DS(ON)</sub>   | High-side ON resistance                         | V <sub>(BST - SW)</sub> = 7 V, I <sub>SW</sub> = 0.5 A |       | 0.58 | 1.1   | Ω    |
| BST <sub>(UV)</sub>   | Bootstrap gate drive UV                         | V <sub>(BST - SW)</sub> rising                         |       | 2.93 | 3.6   | V    |
| BST <sub>(HYS)</sub>  | Gate drive UV hysteresis                        | V <sub>(BST - SW)</sub> falling                        |       | 200  |       | mV   |
| HIGH-SIDE             | CURRENT LIMIT                                   |                                                        |       |      |       |      |
| I <sub>LIM (HS)</sub> | High-side current limit threshold               | $T_J = 25^{\circ}C$                                    |       | 3.77 | 4.20  | А    |
| T <sub>RES</sub>      | Current limit response time                     | I <sub>LIM (HS)</sub> threshold detect to FET turnoff  |       | 120  |       | ns   |
| T <sub>OFF</sub>      | Current limit forced OFF time                   | FB = 0 V, V <sub>IN</sub> = 72 V                       | 13    | 16.5 | 21    | μs   |
| T <sub>OFF1</sub>     | Current limit forced OFF time                   | FB = 0.1 V, V <sub>IN</sub> = 72 V                     | 10    | 13   | 17    | μs   |
| T <sub>OFF2</sub>     | Current limit forced OFF time                   | FB = 1 V, V <sub>IN</sub> = 72 V                       | 2     | 2.7  | 4.1   | μs   |
| REGULATIO             | N COMPARATOR                                    |                                                        |       |      |       |      |
| V <sub>REF</sub>      | FB regulation level                             | V <sub>IN</sub> = 48 V                                 | 1.975 | 2    | 2.015 | V    |
| I <sub>(BIAS)</sub>   | FB input bias current                           | V <sub>IN</sub> = 48 V                                 |       |      | 100   | nA   |
| ERROR CO              | RRECTION AMPLIFIER AND SOFT                     | START                                                  |       |      |       |      |
| G <sub>M</sub>        | Error amp transconductance                      | $FB = V_{REF} (\pm) 10 \text{ mV}$                     |       | 100  |       | μA/V |
| IEA(SOURCE)           | Error amp source current                        | FB = 1 V, SS = 1 V                                     | 7.5   | 10   | 12.5  |      |
| IEA(SINK)             | Error amp sink current                          | FB = 5 V, SS = 2.25 V                                  | 7.5   | 10   | 12.5  | μA   |
| V <sub>(SS-FB)</sub>  | V <sub>SS</sub> - V <sub>FB</sub> clamp voltage | FB = 1.75 V, C <sub>(SS)</sub> = 1 nF                  |       | 135  |       | mV   |
| I <sub>SS</sub>       | Softstart charging current                      | SS = 0.5 V                                             | 7.5   | 10   | 12.5  | μA   |

(1) All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(2) The junction temperature ( $T_J$  in °C) is calculated from the ambient temperature ( $T_A$  in °C) and power dissipation ( $P_D$  in watts) as follows:  $T_J = T_A + (P_D \times R_{0JA})$  where  $R_{0JA}$  (in °C/W) is the package thermal impedance provided in *Thermal Information*.

## **Electrical Characteristics (continued)**

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to +125°C for LM34940. Unless otherwise stated,  $V_{IN} = 48 \text{ V}.^{(1)(2)}$ 

|                        | PARAMETER                     | TEST CONDITIONS | MIN  | ТҮР  | MAX  | UNIT |
|------------------------|-------------------------------|-----------------|------|------|------|------|
| ENABLE/UV              | LO                            |                 |      |      |      |      |
| V <sub>UVLO (TH)</sub> | UVLO threshold                | EN/UVLO rising  | 1.2  | 1.24 | 1.27 | V    |
| I <sub>UVLO(HYS)</sub> | UVLO hysteresis current       | EN/UVLO = 1.4 V | 15   | 20   | 25   | μA   |
| V <sub>SD(TH)</sub>    | Shutdown mode threshold       | EN/UVLO falling | 0.29 | 0.35 |      | V    |
| V <sub>SD(HYS)</sub>   | Shutdown threshold hysteresis | EN/UVLO rising  |      | 50   |      | mV   |
| THERMAL S              | HUTDOWN                       |                 |      |      |      |      |
| T <sub>SD</sub>        | Thermal shutdown threshold    |                 |      | 175  |      | °C   |
| T <sub>SD(HYS)</sub>   | Thermal shutdown hysteresis   |                 |      | 20   |      | °C   |

## 6.6 Switching Characteristics

Typical values correspond to  $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over  $T_J = -40^{\circ}$ C to +125°C for LM34940. Unless otherwise stated,  $V_{IN} = 48$  V.

|                        | PARAMETER                                  | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|------------------------|--------------------------------------------|-----------------|------|------|------|------|
| MINIMUM OFF            | TIME                                       |                 |      |      |      |      |
| T <sub>OFF-MIN</sub>   | Minimum OFF time                           | FB = 0 V        |      | 170  |      | ns   |
| ON-TIME GEN            | ERATOR                                     |                 |      |      |      |      |
| T <sub>ON</sub> Test 1 | $V_{IN}$ = 24 V, $R_{ON}$ = 100 k $\Omega$ |                 | 420  | 520  | 630  | ns   |
| T <sub>ON</sub> Test 2 | $V_{IN}$ = 48 V, $R_{ON}$ = 100 k $\Omega$ |                 |      | 290  |      | ns   |
| T <sub>ON</sub> Test 3 | $V_{IN}$ = 8 V, $R_{ON}$ = 100 k $\Omega$  |                 | 1150 | 1325 | 1500 | ns   |
| T <sub>ON</sub> Test 4 | $V_{IN}$ = 72 V, $R_{ON}$ = 150 k $\Omega$ |                 |      | 290  |      | ns   |

## 6.7 Typical Characteristics

At  $T_A = 25^{\circ}C$  and applicable to LM34940 unless otherwise noted.



## **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}C$  and applicable to LM34940 unless otherwise noted.



## 7 Detailed Description

## 7.1 Overview

The LM34940 step-down switching regulator features all the functions needed to implement a low-cost, efficient buck converter. This high-voltage converter contains a 100-V, N-channel buck switch and is available in the 14-pin HTSSOP package. The regulator operation is based on constant ON-time control where the ON time is inversely proportional to input voltage  $V_{IN}$ . This feature maintains a relatively constant operating frequency with load and input-voltage variations. A constant ON-time switching regulator requires no loop compensation resulting in fast load-transient response. Peak current limit detection circuit is implemented with a forced OFF time during current limiting which is inversely proportional to voltage at the feedback pin,  $V_{FB}$  and directly proportional to  $V_{IN}$ . The variation in the current limit OFF time with  $V_{FB}$  and  $V_{IN}$  ensures short-circuit protection with minimal current limit foldback. The LM34940 can be applied in numerous end equipment systems requiring efficient step-down regulation from higher input voltages. This regulator is well-suited for 24-V industrial systems as well as for 48-V telecom ranges. The LM34940 integrates an undervoltage lockout (EN/UVLO) circuit to prevent faulty operation of the device at low input voltages and features intelligent current limit and thermal shutdown to protect the device during overload or short circuit.



## 7.2 Functional Block Diagram

Copyright © 2017, Texas Instruments Incorporated

## 7.3 Feature Description

## 7.3.1 Control Circuit

The LM34940 step-down switching regulator employs a control principle based on a comparator and a one-shot ON timer, with the output voltage feedback (FB) compared to the voltage at the soft-start (SS) pin ( $V_{SS}$ ). If the FB voltage is below  $V_{SS}$ , the internal buck switch is turned on for a time period determined by the input voltage and one-shot programming resistor ( $R_{ON}$ ). Following the ON time, the buck switch must remain off for the minimum OFF time forced by the minimum OFF-time one-shot. The buck switch remains off until the FB voltage falls below  $V_{(SS)}$  again, when it turns on for another ON-time one-shot period.

During a rapid start-up or when the load current increases suddenly, the regulator operates with minimum OFF time per cycle. When regulating the output in steady state operation, the OFF time automatically adjusts to produce the SW pin duty cycle required for output voltage regulation.

When in regulation, the LM34940 operates in discontinuous conduction mode at light load. With sufficient load, the LM34940 operates in continuous conduction mode with the inductor current never reaching zero during the OFF time of the high-side FET. In this mode the operating frequency remains relatively constant with load and line variations. The minimum load current for continuous conduction mode is one-half the inductor's ripple current amplitude. The operating frequency (in Hz) is programmed by the RON pin resistor and can be calculated from Equation 1 with  $R_{ON}$  expressed in ohms.

$$F_{SW} = \frac{V_{OUT}}{1.008 \times 10^{-10} \times R_{ON}} Hz$$

(1)

In discontinuous conduction mode (DCM), current through the inductor ramps up from zero to a peak value during the ON time, then ramps back to zero before the end of the OFF time. The next ON-time period starts when the voltage at FB falls below  $V_{SS}$ . When the inductor current is zero during the high-side FET OFF time, the load current is supplied by the output capacitor. In this mode, the operating switching frequency is lower than the continuous conduction mode switching frequency and the frequency varies with load. The discontinuous conduction mode maintains higher conversion efficiency at light loads since the switching losses decrease with the decrease in load and frequency.

The output voltage is set by two external resistors ( $R_{FB1}$ ,  $R_{FB2}$ ). The regulated output voltage is calculated from Equation 2, where  $V_{REF} = 2 V$  (typical) is the feedback reference voltage.

$$V_{OUT} = \frac{V_{REF} \times (R_{FB2} + R_{FB1})}{R_{FB1}} V$$
(2)

## 7.3.2 VCC Regulator

The LM34940 contains an internal high-voltage linear regulator with a nominal output voltage of 7.3 V (typical). The VCC regulator is internally current limited to 30 mA (minimum). This regulator supplies power to internal circuit blocks including the high-side gate driver and the logic circuits. When the voltage on the VCC pin reaches the undervoltage lockout ( $V_{CC(UV)}$ ) threshold of 3.98 V (typical) normal switching operation begins. An external capacitor at the VCC pin stabilizes the regulator and supplies transient VCC current. An internal diode connected from VCC to the BST pin replenishes the charge in the high-side gate drive bootstrap capacitor when the SW pin is low.

In high input-voltage applications, the power dissipated in the regulator is significant and can limit the efficiency and maximum achievable output power. The LM34940 allows the internal VCC regulator power loss to be reduced by supplying the VCC voltage via a diode from an external voltage source regulated between 9 V and 13 V. The external VCC bias can be supplied from the LM34940 converter output rail if the regulation voltage is within this range. When the VCC pin of the LM34940 is raised above the regulation voltage (7.3 V typical), the internal regulator is disabled and the power dissipation in the device is reduced.

#### Feature Description (continued)

#### 7.3.3 Regulation Comparator

The feedback voltage at the FB pin is compared to the SS pin voltage  $V_{(SS)}$ . In normal operation when the output voltage is in regulation, an ON-time period is initiated when the voltage at FB pin falls below  $V_{(SS)}$ . The high-side buck switch stays on for the ON-time one-shot period causing the FB voltage to rise. After the ON-time period expires, the high-side switch remains off until the FB voltage falls below  $V_{SS}$ . During start-up, the FB voltage is below  $V_{SS}$  at the end of each ON-time period and the high-side switch turns on again after the minimum forced OFF time of 170 ns (typical). When the output is shorted to ground (FB = 0 V), the high-side peak current limit is triggered, the high-side FET is turned off and remains off for a period determined by the current limit OFF-time one-shot. See *Current Limit* for additional information.

#### 7.3.4 Soft Start

The soft-start feature of the LM34940 allows the converter to gradually reach a steady-state operating point, thereby reducing start-up stresses and current surges. When the EN/UVLO pin is above the EN/UVLO standby threshold  $V_{UVLO(TH)} = 1.24$  V (typical) and VCC exceeds the VCC undervoltage  $V_{CC(UV)} = 3.98$  V (typical) threshold, an internal 10-µA current source charges the external capacitor at the SS pin ( $C_{(SS)}$ ) from 0 V to 2 V. The voltage at the SS pin is connected to the noninverting input of the internal FB comparator. The soft-start interval ends when the SS capacitor is charged to the 2-V reference level. The ramping voltage at the SS pin produces a controlled, monotonic output voltage start-up. Use a minimum 1-nF soft-start capacitor in all applications.

#### 7.3.5 Error Transconductance (G<sub>M</sub>) Amplifier

The LM34940 provides a transconductance ( $G_M$ ) error amplifier that minimizes the difference between the reference voltage ( $V_{REF}$ ) and the average feedback (FB) voltage. This amplifier reduces the load and line regulation errors that are common in constant-on-time regulators. The soft-start capacitor ( $C_{SS}$ ) provides compensation for this error correction loop. The soft-start capacitor must be greater than 1 nF to ensure stability.

#### 7.3.6 ON-Time Generator

The ON time of the LM34940 high-side FET is determined by the  $R_{ON}$  resistor and is inversely proportional to the input voltage ( $V_{IN}$ ). The inverse relationship with  $V_{IN}$  results in a nearly constant frequency as  $V_{IN}$  is varied. The ON time can be calculated from Equation 3 with  $R_{ON}$  expressed in ohms.

$$T_{ON} = \frac{1.008 \times 10^{-10} \times R_{ON}}{V_{IN}} s$$
(3)

To set a specific continuous conduction mode (CCM) switching frequency ( $F_{SW}$  expressed in Hz), the  $R_{ON}$  resistor is determined from Equation 4:

$$R_{ON} = \frac{V_{OUT}}{1.008 \times 10^{-10} \times F_{SW}} \Omega$$
(4)

 $R_{ON}$  must be selected for a minimum on-time (at maximum  $V_{IN}$ ) greater than 150 ns for proper operation. This minimum ON-time requirement limits the maximum switching frequency of applications with relatively high  $V_{IN}$  and low  $V_{OUT}$ .

#### 7.3.7 Current Limit

The LM34940 provides an intelligent current limit OFF timer that adjusts the OFF time to reduce foldback of the current limit. If the peak value of the current in the buck switch exceeds 4.2 A (maximum) the present ON-time period is immediately terminated, and a non-resettable OFF timer is initiated. The length of the OFF time is controlled by the FB voltage and the input voltage V<sub>IN</sub>. For example, when V<sub>FB</sub> = 0.1 V and V<sub>IN</sub> = 72 V, the OFF time is set to 13  $\mu$ s (typical). This condition occurs if the output is shorted or during the initial phase of start-up. In cases of output overload where the FB voltage is greater than zero volts (a soft short), the current limit OFF time is reduced. Reducing the OFF time during less severe overloads reduces the current limit foldback, overload recovery time, and start-up time. The current limit off time, T<sub>OFF(CL)</sub> is calculated from Equation 5:

$$T_{OFF(CL)} = \frac{V_{IN}}{20 V_{FB} + 4.35} \, \mu s$$
(5)

## Feature Description (continued)

## 7.3.8 N-Channel Buck Switch and Driver

The LM34940 integrates an N-channel buck switch and associated floating high-side gate driver. The gate-driver circuit works in conjunction with an external bootstrap capacitor and an internal high-voltage bootstrap diode. A 10-nF or larger ceramic capacitor connected between the BST pin and the SW pin provides the voltage to the high-side driver during the buck switch ON time. During the OFF time as the SW node is pulled down, and the bootstrap capacitor charges from VCC through the internal bootstrap diode. The minimum OFF time of 170 ns (typical) provides a minimum time each cycle to recharge the bootstrap capacitor.

### 7.3.9 Enable/Undervoltage Lockout (EN/UVLO)

The LM34940 contains a dual-level undervoltage lockout (EN/UVLO) circuit. When the EN/UVLO pin voltage is below 0.35 V (typical), the regulator is in a low-current shutdown mode. When the EN/UVLO pin voltage is greater than 0.35 V (typical) but less than 1.24 V (typical), the converter is in standby mode. In standby mode, the VCC bias regulator is active, but converter switching remains disabled. When the voltage at the VCC pin exceeds the VCC rising threshold  $V_{CC(UV)} = 3.98$  V (typical) and the EN/UVLO pin voltage is greater than 1.24 V, normal switching operation begins. An external resistor voltage divider from VIN to GND can be used to set the minimum operating voltage of the regulator.

EN/UVLO hysteresis is accomplished with an internal 20- $\mu$ A (typical) current source (I<sub>UVLO(HYS)</sub>) that is switched on or off into the impedance of the EN/UVLO pin resistor divider. When the EN/UVLO threshold is exceeded, the current source is activated to effectively raise the voltage at the EN/UVLO pin. The hysteresis is equal to the value of this current times the upper resistance of the resistor divider, (R<sub>UV2</sub>) (see *Functional Block Diagram*.

## 7.3.10 Thermal Protection

The LM34940 must be operated such that the junction temperature does not exceed  $150^{\circ}$ C during normal operation. An internal thermal shutdown circuit is provided to protect the LM34940 in the event of a higher than normal junction temperature. When activated, typically at  $175^{\circ}$ C, the converter is forced into a low power-reset state, disabling the high-side buck switch and the VCC regulator. Also, when the LM34940 detects a 3-A load transient operation over a prolonged period of time (typically the 3-A load transient must be limited to less than 5-ms time duration; not exceeding 25% total load duty cycle) at input voltages close to the regulated output voltage, the device can be pushed into thermal shutdown during normal operation. This feature prevents catastrophic failures due to device overheating. When the junction temperature falls below  $155^{\circ}$ C (typical hysteresis =  $20^{\circ}$ C), the VCC regulator is enabled, and normal operation resumes.

## 7.4 Device Functional Modes

## 7.4.1 Undervoltage Detector

Table 1 summarizes the dual threshold levels of the undervoltage lockout (EN/UVLO) circuit explained in *Enable/Undervoltage Lockout (EN/UVLO)*.

|                        |                       |           | -                                                              |
|------------------------|-----------------------|-----------|----------------------------------------------------------------|
| EN/UVLO PIN<br>VOLTAGE | VCC REGULATOR         | MODE      | DESCRIPTION                                                    |
| < 0.35 V               | Off                   | Shutdown  | V <sub>CC</sub> regulator disabled. High side FET disabled.    |
| 0.35 V to 1.24 V       | On                    | Standby   | V <sub>CC</sub> regulator active. High side FET disabled.      |
| > 1.24 V               | $V_{CC} < V_{CC(UV)}$ | Standby   | V <sub>CC</sub> regulator active. High side FET disabled.      |
| > 1.24 V               | $V_{CC} > V_{CC(UV)}$ | Operating | V <sub>CC</sub> regulator active. Converter switching enabled. |

| Table 1. | UVLO Pin | Mode | Summary |
|----------|----------|------|---------|
|----------|----------|------|---------|

If an EN/UVLO setpoint is not required, the EN/UVLO pin can be driven by a logic signal as an enable input or connected directly to the VIN pin. If the EN/UVLO is directly connected to the VIN pin, the regulator begins switching when the  $V_{CC}$  UVLO is satisfied.

## 8 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM34940 is a buck converter designed to operate over a wide input voltage and output current range. The *Typical Application* describes a typical buck application circuit using the LM34940 with detailed, step-by-step design procedures.

## 8.2 Typical Application

### 8.2.1 LM34940 Buck (15-V to 80-V Input)

A typical application example is a non-synchronous buck converter operating from a wide input voltage range of 15 V to 80 V, which provides a stable 5-V output voltage with a maximum output current capability of 1 A and limited 3-A load transient handling capability. The complete schematic for a typical non-synchronous buck application circuit with the LM34940 device is shown in Figure 13. In Figure 13, the components are labeled by their respective descriptive names.



Figure 13. Non-Synchronous Buck Application Circuit with LM34940

#### 8.2.1.1 Design Requirements

A typical buck application introduced in *LM34940 Buck (15-V to 80-V Input)*, Table 2 summarizes the operating parameters:

| Table | 2. | Design | Parameters |
|-------|----|--------|------------|
|-------|----|--------|------------|

| DESIGN PARAMETER                  | EXAMPLE VALUE                             |
|-----------------------------------|-------------------------------------------|
| Input voltage range               | 15 V to 80 V                              |
| output                            | 5 V                                       |
| Full load current                 | 1 A                                       |
| Maximum Load transient capability | 3 A (Limited to 5-ms transient operation) |
| Nominal switching frequency       | 100 kHz                                   |

#### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Output Resistor Divider Selection

With the required output voltage set point at 5 V and  $V_{FB} = 2 V$  (typical), the ratio of ( $R_{FB1}$ ) to ( $R_{FB2}$ ) can be calculated using Equation 6:

$$\frac{R_{FB2}}{R_{FB1}} = \frac{V_{OUT}}{V_{REF}} - 1$$
(6)

The resistor ratio calculates to be 3:2. Standard values of  $R_{FB1} = 2 \ k\Omega$  and  $R_{FB2} = 3.01 \ k\Omega$  are chosen.

#### 8.2.1.2.2 Frequency Selection

The duty cycle required to maintain output regulation at the minimum input voltage restricts the maximum switching frequency of LM34940. The maximum value of the minimum forced OFF time T<sub>OFF, min</sub> (maximum), limits the duty cycle and therefore the switching frequency. The maximum frequency that avoids output dropout at minimum input voltage can be calculated from Equation 7.

$$F_{SW, \max(@V_{IN, \min})} = \frac{V_{IN, \min} - V_{OUT}}{V_{IN, \min} \times T_{OFF, \min}(ns)}$$
(7)

For this design example, the maximum frequency based on the minimum OFF-time limitation for T<sub>OFF.min</sub> (typical) = 170 ns is calculated to be  $F_{SW,max(@VIN,min)}$  = 3.9 MHz. This value is above 1 MHz, the maximum possible operating frequency of the LM34940. Therefore, the minimum OFF-time parameter restricts the maximum achievable switching frequency calculation in this application.

At the maximum input voltage, the maximum switching frequency of LM34940 is restricted by the minimum ONtime, T<sub>ON.min</sub>, which limits the minimum duty cycle of the converter. The maximum frequency at maximum input voltage can be calculated using Equation 8.

$$F_{SW, \max(@V_{IN, \max})} = \frac{V_{OUT}}{V_{IN, \max} \times T_{ON, \min}(ns)}$$
(8)

Using Equation 8 and T<sub>ON,min</sub> (typical) = 150 ns, the maximum achievable switching frequency is F<sub>SW,max(@VIN</sub>, max)= 417.5 kHz. Taking this value as the maximum possible operational switching frequency over the input voltage range in this application, a nominal switching frequency of  $F_{SW}$  = 100 kHz is chosen for this design.

The value of the resistor, R<sub>ON</sub> sets the nominal switching frequency based on Equation 9.

٧/

$$R_{ON} = \frac{V_{OUT}}{1.008 \times 10^{-10} \times F_{SW}} \Omega$$
(9)

For this particular application with  $F_{SW}$  = 100 kHz,  $R_{ON}$  calculates to be 497 k $\Omega$ . Selecting a standard value for  $R_{ON}$  = 499 k $\Omega$  (±1%) results in a nominal frequency of 100 kHz. The resistor value may need to adjusted further in order to achieve the required switching frequency as the switching frequency in constant ON-time converters varies slightly(±10%) with input voltage and/or output current. Operation at a lower nominal switching frequency results in higher efficiency but increase in the inductor and capacitor values leading to a larger total solution size.

#### 8.2.1.2.3 Inductor Selection

Select the inductor to limit the inductor ripple current to a value between 20 and 40 percent of the maximum load current. The minimum value of the inductor required in this application can be calculated from Equation 10:

$$L_{min} = \frac{V_O \times (V_{IN, max} - V_O)}{V_{IN, max} \times F_{SW} \times I_{O, max} \times 0.4}$$
(10)

Based on Equation 10, the minimum value of the inductor is calculated to be 117  $\mu$ H for V<sub>IN</sub> = 80 V (maximum), and inductor current ripple is 40 percent of the maximum load current. Allowing margin for inductance variation and inductor saturation, a standard value of L1 (L) = 47  $\mu$ H is selected for this design, in order to keep the inductor size small compared to the entire solution size.

The peak inductor current at maximum load must be smaller than the minimum current limit threshold of the highside FET as given in *Electrical Characteristics*. The inductor current ripple at any input voltage is given by:

$$\Delta I_{L} = \frac{V_{O} \times (V_{IN} - V_{O})}{V_{IN} \times F_{SW} \times L}$$
(11)

The peak-to-peak inductor current ripple is calculated to be 712 mA and 1 A at the minimum and maximum input voltages, respectively. The maximum peak inductor current in the buck FET is given by Equation 12:

$$I_{L(peak)} = I_{O, max} + \frac{\Delta I_{L, max}}{2}$$
(12)

In this design with maximum DC steady-state-output current of 1-A, the maximum peak-inductor current is calculated to be approximately 1.5 A at  $V_{IN, max} = 80$  V, which is less than the high-side FET-current-limit threshold. Even at 3-A load transient operation, the inductor peak current at  $V_{IN, max} = 80$  V measures 3.5 A.

The saturation current of the inductor must also be carefully considered. The peak value of the inductor current is bound by the high-side FET current limit during overload or short circuit conditions. Based on the high side FET current limit specification in the *Electrical Characteristics*, select an inductor with saturation current rating above 4.7A (maximum).

#### 8.2.1.2.4 Output Capacitor Selection

The output capacitor is selected to limit the capacitive ripple at the output of the regulator. Maximum capacitive ripple is observed at maximum input voltage. The output capacitance required for a ripple voltage  $\Delta V_0$  across the capacitor is given by Equation 13.

$$C_{OUT} = \frac{\Delta I_{L, max}}{8 \times F_{SW} \times \Delta V_{O, ripple}}$$
(13)

Substituting  $\Delta V_{O, ripple} = 10 \text{ mV}$  gives  $C_{OUT} = 125 \mu F$ . One standard  $100 - \mu F$  polymer capacitor  $C_{OUT}$  is selected in this case.

#### 8.2.1.2.5 Diode Selection

TI recommends a Schottky diode. Ultra-fast recovery diodes are not recommended as the high speed transitions at the SW pin may inadvertently affect operation of the device through external or internal EMI. The diode must be rated for the maximum input voltage, the maximum load current, and the peak current which occurs in current limiting. A 100-V schottky diode has been selected for D1 in the application schematic.

#### 8.2.1.2.6 VCC and Bootstrap Capacitor

The VCC capacitor charges the bootstrap capacitor during the OFF time of the high-side switch and powers internal logic circuits. The bootstrap capacitor biases the high-side gate driver during the high-side FET ON time. A good value for  $C_{VCC}$  is 1 µF. A good choice for  $C_{BST}$  is 220 nF. Both must be high-quality X7R ceramic capacitors.

#### 8.2.1.2.7 Input Capacitor Selection

The input capacitor must be large enough to limit the input voltage ripple to an acceptable level. Equation 14 provides the input capacitance  $C_{IN}$  required for a worst case input ripple of  $\Delta V_{IN, ripple}$ .

$$C_{IN} = \frac{I_{O, \max} \times D \times (1 - D)}{\Delta V_{IN, ripple} \times F_{SW}}$$
(14)

 $C_{IN}$  supplies most of the switch current during the ON time to limit the voltage ripple at the VIN pin. At maximum load current, when the buck switch turns on, the current into the VIN pin quickly increases to the valley current of the inductor ripple and then ramps up to the peak of the inductor ripple during the ON time of the high-side FET. The average current during the ON time is the output load current. For a worst-case calculation,  $C_{IN}$  must supply this average load current during the maximum ON time, without letting the voltage at VIN drop more than the desired input ripple. For this design, the input voltage drop is limited to 0.5 V and the value of  $C_{IN}$  is calculated using Equation 14.

Based on Equation 14, the value of the input capacitor is calculated to be approximately 15.06  $\mu$ F at D = 0.5 for 3 A of transient load. Taking into account the decrease in capacitance over an applied voltage, two standard value ceramic capacitors of 2.2  $\mu$ F are selected for C<sub>IN1</sub> and C<sub>IN2</sub> and an electrolytic capacitor of 22  $\mu$ F for C<sub>BULK</sub>. The input capacitors must be rated for the maximum input voltage under all operating and transient conditions. A 100-V, X7R dielectric was selected for this design.

Use a third input capacitor  $C_{BYP}$  in this design as a bypass path for the high frequency noise component of the input switching current. The value of 0.1  $\mu$ F for this bypass capacitor must be placed directly across VIN and PGND (pin 3 and 2) near the device. The  $C_{IN}$  values and location are critical to reducing switching noise and transients.

#### 8.2.1.2.8 Soft-Start Capacitor Selection

The capacitor at the SS pin determines the soft-start time, that is the time for the output voltage to reach its final steady-state value. The capacitor value is determined from Equation 15:

$$C_{SS} = \frac{I_{SS} \times T_{Startup}}{V_{SS}}$$
(15)

With  $C_{(SS)}$  set at 22 nF and the V(SS) = 2 V,  $I_{(SS)}$  = 10  $\mu$ A, the  $T_{Startup}$  should measure approximately 4 ms.

#### 8.2.1.2.9 EN/UVLO Resistor Selection

The UVLO resistors R3 ( $R_{UV2}$ ) and R9 ( $R_{UV1}$ ) set the input undervoltage lockout threshold and hysteresis according to Equation 16 and Equation 17:

$$V_{\rm IN(HYS)} = I_{\rm UVLO(HYS)} \times R_{\rm UV2}$$
(16)

and,

$$V_{IN, UVLO(rising)} = V_{UVLO(TH)} \left( 1 + \frac{R_{UV2}}{R_{UV1}} \right)$$
(17)

From the *Electrical Characteristics*,  $I_{UVLO(HYS)} = 20 \ \mu A$  (typical). To design for  $V_{IN}$  rising threshold ( $V_{IN, UVLO(rising)}$ ) at 15 V and EN/UVLO hysteresis of 1.5 V, Equation 16 and Equation 17 yield  $R_{UV1} = 6.81 \ k\Omega$  and  $R_{UV2} = 75 \ k\Omega$ . Selecting 1% standard value of  $R_{UV1} = 6.81 \ k\Omega$  and  $R_{UV2} = 75 \ k\Omega$  results in UVLO threshold (rising) and hysteresis of 14.9 V and 1.5 V respectively.

## 8.2.1.3 Application Curves



LM34940

SNVSAT7-APRIL 2017



### 8.2.2 Ripple Configuration

LM34940 uses a constant-on-time (COT) control scheme, in which the ON time is terminated by a one-shot, and the OFF time is terminated by the feedback voltage ( $V_{FB}$ ) falling below the reference voltage. Therefore, for stable operation, the feedback voltage must decrease monotonically and in phase with the inductor current during the OFF time. Furthermore, this change in feedback voltage ( $V_{FB}$ ) during OFF time must be large enough to dominate any noise present at the feedback node.

Table 3 presents three different methods for generating appropriate voltage ripple at the feedback node. Type 1 and Type 2 ripple circuits couple the ripple from the output of the converter to the feedback node (FB). The output voltage ripple has two components:

- 1. Capacitive ripple caused by the inductor current ripple charging or discharging the output capacitor.
- 2. Resistive ripple caused by the inductor current ripple flowing through the ESR of the output capacitor and R3.

The capacitive ripple is out-of-phase with the inductor current. As a result, the capacitive ripple does not decrease monotonically during the OFF time. The resistive ripple is in phase with the inductor current and decreases monotonically during the OFF time. The resistive ripple must exceed the capacitive ripple at output  $(V_{OUT})$  for stable operation. If this condition is not satisfied unstable switching behavior is observed in COT converters, with multiple ON time bursts in close succession followed by a long OFF time.

Type 3 ripple method, as used in the application example given in *Typical Application*, uses a ripple injection circuit with  $R_A$ ,  $C_A$  and the switch node (SW) voltage to generate a triangular ramp. This triangular ramp is then AC-coupled into the feedback node (FB) using the capacitor  $C_B$ . Because this circuit does not use the output voltage ripple, it is suited for applications where low output voltage ripple is imperative. See *Controlling Output Ripple and Achieving ESR Independence in Constant On-Time (COT) Regulator Designs* for more details for each ripple generation method.



## **Table 3. Ripple Configuration**

### LM34940

SNVSAT7-APRIL 2017

## 8.3 Dos and Don'ts

As mentioned earlier in *Soft Start*, the SS capacitor  $C_{(SS)}$ , must be more than 1 nF. Apart from determining the startup time, this capacitor serves for the external compensation of the internal  $G_M$  error amplifier. A minimum value of 1 nF is necessary to maintain stability. The SS pin must not be left floating.

A minimum load current of 1 mA is required to maintain proper operation. If the load current falls below that level, the bootstrap capacitor can discharge during the long off-time and the circuit either shuts down or cycles on and off at a low frequency. If the load current is expected to drop below 1 mA in the application, choose the feedback resistors to be low enough in value to provide the minimum required current at nominal  $V_{OUT}$ . Also, the designer can increase the boot capacitor value so that during no load boot capacitor is not discharged below the gate threshold of high-side switch before  $V_{OUT}$ , and hence  $V_{FB}$ , falls below the reference. The hiccup-free operation should be verified for whole input voltage range. Extending this requirement, a 220-nF BST capacitor is used in the *Typical Application*.

## 9 Power Supply Recommendations

The LM34940 is designed to operate with an input power supply capable of supplying up to 100 V. The power supply must be well regulated and capable of supplying sufficient current to the regulator during the buck mode. As in all DC-DC applications, the power supply source impedance must be small compared to the converter input impedance in order to maintain the stability of the converter.

If the LM34940 is used in a buck topology with low input supply voltage (4.5 V) and large load current, it is prudent to add a large electrolytic capacitor, in parallel the  $C_{IN}$  capacitors. The electrolytic capacitor stabilizes the input voltage to the device and prevents droop or oscillation over the entire load range. Also, add an electrolytic capacitor, or a ceramic capacitor in series with appropriate ESR, parallel to the input capacitors  $C_{IN}$ , in order to dampen the input voltage spikes detected by the LM34940 when connected to a power supply with long power leads. These input voltage spikes can easily be twice the input voltage step amplitude, and a damping capacitor is necessary to contain the input voltage to less than 100 V in order to protect the LM34940.

## 10 Layout

### **10.1 Layout Guidelines**

A proper layout is essential for optimum performance of the circuit. In particular, observe the following layout guidelines:

- C<sub>IN</sub>: The loop consisting of input capacitor (C<sub>IN</sub>), VIN pin, and PGND pin carries the switching current. Therefore, in the LM34940, the input capacitor must be placed close to the LM34940 device, directly across VIN and PGND pins, and the connections to these two pins must be direct to minimize the loop area. In general it is not possible to place all of input capacitances near the device. However, a good layout practice includes placing the bulk capacitor as close as possible to the VIN pin (see Figure 25). When using the LM34940 14-pin HTSSOP package, a bypass capacitor (C<sub>byp</sub>) measuring approximately 0.1 μF must be placed directly across VIN and PGND (pin 3 and 2), as close as possible to the LM34940 device while complying with all layout design rules.
- Place the R<sub>ON</sub> resistor between the VIN and the RON pin and the SS capacitor as close as possible to their respective pins.
- C<sub>VCC</sub> and C<sub>BST</sub>: The bootstrap (BST) bypass capacitor supplies switching current to the high-side gate driver. This capacitor should be placed as close as possible to the LM34940 device, and the connecting trace lengths and the loop area must be kept at minimum (see Figure 25).
- The feedback trace carries the output voltage information and a small ripple component that is necessary for
  proper operation of the LM34940. Therefore, care must be taken while routing the feedback trace to avoid
  coupling any noise into this pin. In particular, the feedback trace must be short and not run close to magnetic
  components, or parallel to any other switching trace.
- If a ripple injection circuit is being used for ripple generation at the FB pin, it is considered a good layout
  practice to lay out the feedback ripple injection DC trace and the V<sub>OUT</sub> trace differentially. This scheme helps
  in reducing the scope for any noise injection at the FB pin.
- SW trace: The SW node switches rapidly between VIN and GND every cycle and is therefore a source of noise. The SW node area must be kept at minimum. In particular, the SW node must not be inadvertently connected to a copper plane or pour.



## 10.2 Layout Example

Copyright © 2017, Texas Instruments Incorporated

Figure 25. Typical Buck Layout Example With the LM34940

SNVSAT7-APRIL 2017

## **11** Device and Documentation Support

## 11.1 Trademarks

All trademarks are the property of their respective owners.

## 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## 12.1 Package Option Addendum

#### 12.1.1 Packaging Information

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp (4)      | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------------------------|------------------------|--------------|----------------------------------|
| LM34940PWPR      | ACTIVE                | HTSSOP          | PWP                | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                              | Level-3-260C-168<br>HR | -40 to 125   | LM<br>34940                      |
| LM34940PWPT      | ACTIVE                | HTSSOP          | PWP                | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN                              | Level-3-260C-168<br>HR | -40 to 125   | LM<br>34940                      |

#### (1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check or the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only on Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third

parties. TI has taken and continues to take reasonable steps to provide representation to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### LM34940 SNVSAT7 – APRIL 2017

#### 12.1.2 Tape and Reel Information



| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM34940PWPR | HTSSOP          | PWP                | 14   | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LM34940PWPT | HTSSOP          | PWP                | 14   | 250  | 178.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM34940PWPR | HTSSOP       | PWP             | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LM34940PWPT | HTSSOP       | PWP             | 14   | 250  | 210.0       | 185.0      | 35.0        |

# PWP0014A



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.