High Current Over Voltage Protection Switch with High Current Bi-directional DC/DC Regulator And Capacitance Measurement

# **General Description**

SYT664 is a power management IC for the applications of power backup in Solid-State Driver or other backup power supplies which can achieve backup power storage and release functions. The energy is transferred bi-directionally between the BUS side and the energy storage side with high efficiency by bi-directional DC/DC regulator. Fast transient response and excellent stability are achieved by the quasi-fixed frequency constant off time control strategy.

A reverse blocking switch is integrated at the input side to prevent from energy leaking when the input power source is removed or inserted with inverse polarity. The reverse blocking switch also has the programmable current limit function with the program range from 1.2A to 6.2A. Three different BUS over voltage protection (OVP) thresholds are selectable by OVP pin for the applications with different kind of input power source.

 $I^2C$  interface is internally integrated in SYT664 to reduce the amount of external components. Control parameters such as input current limit, switching frequency, and boost peak current limit can be programmed by  $I^2C$ .

Storage capacitance measurement and abnormal storage capacitor ESR detection circuit are integrated inside of SYT664. The measurement results are stored in internal read only data registers for MCU reading by I<sup>2</sup>C interface.

SYT664 along with QFN4×4-25 package provides compact PCB layout to save circuit area for the increase of SSD memory capacity.

### **Ordering Information**



| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SYT664RGC       | QFN4×4-25    |      |

#### Features

- Low R<sub>DS(ON)</sub> for Internal Switches
  - Input Reverse Blocking Switch: 24mΩ (Typical)
  - High-side and Low-side Switches of Bidirectional DC/DC Regulator: 70mΩ /70mΩ (Typical)
  - Disconnect Switch: 40mΩ (Typical)
- 2.6V-16V Input Voltage Range
- Storage Voltage Rating Up to 36V
- Programmable Input Current Limit from 1.2A to 6.2A
- Selectable Over Voltage Protection: 3.8V, 5.7V, and 13.3V
- Reverse Blocking at Input Side to Prevent From Leakage Current
- Programmable Reverse Blocking Switch Turn On Delay Time
- Programmable Reverse Blocking Switch Soft-start Time
- Integrated High-efficiency Bi-directional DC/DC Regulator: Boost Charging Mode and Buck Discharging Mode Auto-alternating According to the Programmed BUS Voltage Detection and Regulation Level
- Programmable Quasi-Fixed Frequency Constant OFF Time Control for Steady-State Operation
- Programmable Boost Charging Peak Current and Adaptive Charging Current Fold-back
- Programmable Storage Voltage
- MTP(Multi-Times Programming) Available for Control Parameters Programming by I<sup>2</sup>C
- Short-circuit Protection at Energy Storage Side
- Storage Capacitance Measurement and Abnormal ESR Detection
- Enable Control
- RoHS Compliant and Halogen Free
- Compact Package: QFN4×4-25

# Applications

- Solid-state Drivers
- Backup Power Supply

# **Typical Applications**



Figure1. Schematic Diagram



### **Block Diagram**



# Pinout (top view)



**Top Mark: BJR***xyz* (device code: BJR, *x=year code*, *y=week code*, *z= lot number code*)

| Pin Name | Pin Number | Pin Descript                                                                                                                                                                                                                                                                                                                                                                                                      | ion           |                                                                |                  |                  |                 |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------|------------------|------------------|-----------------|
| FBR      | 1          | Buck mode                                                                                                                                                                                                                                                                                                                                                                                                         | regulation    | voltage feedback                                               | t pin. Using     | external resist  | tor divider to  |
| I'DK     | 1          | program the                                                                                                                                                                                                                                                                                                                                                                                                       | buck regulat  | ion point. The inte                                            | ernal voltage re | eference is 0.6V | V.              |
| SCL      | 2          | I <sup>2</sup> C interface                                                                                                                                                                                                                                                                                                                                                                                        |               |                                                                |                  |                  |                 |
| SDA      | 3          | I <sup>2</sup> C interface                                                                                                                                                                                                                                                                                                                                                                                        |               |                                                                |                  |                  |                 |
|          |            | OVP pin to                                                                                                                                                                                                                                                                                                                                                                                                        | IN directly t | lection for the app<br>o have HIGH logi<br>Pin to select diffe | c, or pull OVF   | pin to GND d     | irectly to have |
|          |            | OVP                                                                                                                                                                                                                                                                                                                                                                                                               | IN            |                                                                | Clamping 7       | Threshold        |                 |
| OVP      | 4          | OVF                                                                                                                                                                                                                                                                                                                                                                                                               | 11N           |                                                                | Min              | Тур              | Max             |
| 0.11     |            | Low                                                                                                                                                                                                                                                                                                                                                                                                               | 3.3V          | Over 4V                                                        | 3.6V             | 3.8V             | 4.0V            |
|          |            | High                                                                                                                                                                                                                                                                                                                                                                                                              | 5V            | Over 6V                                                        | 5.4V             | 5.7V             | 6.0V            |
|          |            | Float                                                                                                                                                                                                                                                                                                                                                                                                             | 12V           | Over 14V                                                       | 12.6V            | 13.3V            | 14V             |
|          |            |                                                                                                                                                                                                                                                                                                                                                                                                                   | •             | ·                                                              |                  | ·                |                 |
| SGND     | 5          | Signal Grou                                                                                                                                                                                                                                                                                                                                                                                                       | nd pin.       |                                                                |                  |                  |                 |
| ADR      | 6          | I <sup>2</sup> C address selection pin. Pull ADR pin to HIGH by connecting a resistor to IN, or pull ADR pin to LOW by connecting a resistor to ground, or float ADR Pin to select different I <sup>2</sup> C address. If ADR pin is pulled high, the I <sup>2</sup> C address is 59H. If ADR pin is pulled low, the I <sup>2</sup> C address is 5AH. If ADR pin is floated, the I <sup>2</sup> C address is 5BH; |               |                                                                |                  |                  |                 |
| -        |            |                                                                                                                                                                                                                                                                                                                                                                                                                   |               | turn on delay time                                             |                  |                  |                 |
| DLY      | 7          | to program                                                                                                                                                                                                                                                                                                                                                                                                        | reverse b     | locking switch $t_{DLY}=C_{DLY}\times 2.8 \times 2.8$          | turn-on dela     |                  |                 |
| FBS      | 9          | Energy storage capacitor voltage feedback pin. Connect resistor divider to this pin to program the storage voltage. The internal reference is 1.2V. If the resistor connected between FBS and GND is R1, the resistor connected between STR and FBS is R2, then the programmed STR voltage is $V_{STR}$ =1.2(1+R2/R1).                                                                                            |               |                                                                |                  |                  |                 |
| BUSPG    | 10         | BUS voltage<br>pulled low in                                                                                                                                                                                                                                                                                                                                                                                      | e power goo   | d indicator pin. T<br>FBD pin falls belo                       | his pin is an c  | pen drain outp   |                 |

| STRPG | 11                                                                                                                                                          | STR voltage power good indicator pin. This pin is an open drain output. STRPG is pulled low if voltage on FBS pin falls below 1.08V, and is pulled high when voltage on FBS pin exceeds 1.17V.         |  |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BST   | 12                                                                                                                                                          | Boost-Strap pin for bi-directional DC/DC converter to supply high side FET's gate driver. Connect a MLCC cap at least 0.1uF from this pin to LX.                                                       |  |  |  |
| SS    | 13                                                                                                                                                          | Reverse blocking switch soft start program pin. Using external capacitor to program the soft start time.                                                                                               |  |  |  |
| FBD   | 14                                                                                                                                                          | Buck mode detection feedback pin. The bi-directional converter will enter buck mode when voltage on FBD falls to below 0.6V. Using external resistor divider to program the buck mode detection point. |  |  |  |
| PGND  | 15,22                                                                                                                                                       | Power Ground pin.                                                                                                                                                                                      |  |  |  |
| STR   | 16,17,18                                                                                                                                                    | Energy storage capacitor pin. Connect to the energy storage capacitor. Decouple this pin to GND with at least 1uF MLCC cap.                                                                            |  |  |  |
| VCC   | 19                                                                                                                                                          | Output of internal 3.3V LDO. Decouple this pin to GND with at least 0.1uF MLCC cap.                                                                                                                    |  |  |  |
| BD    | 20 Connect to the Drain of internal Disconnect FET. Also the input pin of step down DC/DC converter. Decouple this pin to GND with at least 2.2uF MLCC cap. |                                                                                                                                                                                                        |  |  |  |
| LX    | 21                                                                                                                                                          | Switching node pin. Connect to external inductor.                                                                                                                                                      |  |  |  |
| ENA   | 23 Enable Control for both reverse blocking switch and bi-directional converter. High logic to enable the part. It has OR logic with the internal ENA bit.  |                                                                                                                                                                                                        |  |  |  |
| BUS   | 24                                                                                                                                                          | BUS voltage output pin. Decouple this pin to GND pin with at least 22uF MLCC cap.                                                                                                                      |  |  |  |
| IN    | 25                                                                                                                                                          | Input power supply. Decouple this pin to GND with at least 0.1uF MLCC cap.                                                                                                                             |  |  |  |

# Absolute Maximum Ratings (Note 1)

| STR, BD, LX, BST, FBS                                       | V to 38V  |
|-------------------------------------------------------------|-----------|
| IN, BUS, BUSPG, OVP, STRPG, DLY, ADR, FBD, FBR, ENA, BD-STR | V to 18V  |
| SS, SCL, SDA                                                | 3V to 6V  |
| VCC, BST-LX                                                 | 3V to 4V  |
| Power Dissipation, PD @ TA = 25 °C QFN4 ×4-25               | 1.5W      |
| Package Thermal Resistance (Note 2)                         |           |
| θ JA                                                        | 82 °C/W   |
| θ JC1                                                       | 0.7 ℃/W   |
| Junction Temperature Range                                  | 150 °C    |
| Lead Temperature (Soldering, 10 sec.)                       | 260 °C    |
| Storage Temperature Range                                   | to 150 °C |

# Recommended Operating Conditions (Note 3)

| STR, BD, LX, BST, FBS                                       | 0.3V to 36V  |
|-------------------------------------------------------------|--------------|
| IN, BUS, BUSPG, OVP, STRPG, DLY, ADR, FBD, FBR, ENA, BD-STR | 0.3V to 16V  |
| SS, SCL, SDA                                                | -0.3V to 5V  |
| VCC, BST-LX                                                 | 0.3V to 3.3V |
| Junction Temperature Range40                                | ℃ to 125 ℃   |
| Ambient Temperature Range4                                  | 0 ℃ to 85 ℃  |

# **Electrical Characteristics**

|                                          | $\mu H, V_{BD} = V_{CST}$ | $_{\rm R}$ =12V, $T_{\rm A}$ = 25 °C, unless otherw              | ise specified)       |                 |       | <b>TT T</b> |
|------------------------------------------|---------------------------|------------------------------------------------------------------|----------------------|-----------------|-------|-------------|
| Parameter                                | Symbol                    | Test Conditions                                                  | Min                  | Тур             | Max   | Unit        |
| OVP Switch Part                          | **                        |                                                                  | 2.6                  |                 | 1.6   |             |
| Input Voltage Range                      | V <sub>IN</sub>           |                                                                  | 2.6                  |                 | 16    | V           |
| Input UVLO Rising<br>Threshold           | V <sub>UVLOR</sub>        |                                                                  |                      | 2.5             | 2.6   | V           |
| Input UVLO Hysteresis                    | VUVLOHYS                  |                                                                  |                      | 300             |       | mV          |
| On Resistance of Reverse<br>Blocking FET | R <sub>DS(ON)R</sub>      |                                                                  |                      | 24              | 30    | mΩ          |
| Reverse Blocking Current                 | I <sub>RB</sub>           | V <sub>IN</sub> =0V, V <sub>BUS</sub> =16V, V <sub>ENA</sub> =0V |                      | 2               | 5     | μΑ          |
| Bias Current                             | I <sub>BIAS</sub>         | V <sub>IN</sub> =5V, V <sub>ENCON</sub> =0V                      |                      | 750             |       | μA          |
| Reverse blocking Range                   | V <sub>RB</sub>           |                                                                  |                      |                 | 16    | V           |
|                                          |                           | OVP=LOW                                                          | 3.6                  | 3.8             | 4.0   | V           |
| Clamping Output Voltage                  | V <sub>CLP</sub>          | OVP=HIGH                                                         | 5.4                  | 5.7             | 6.0   | V           |
|                                          |                           | OVP=Float                                                        | 12.6                 | 13.3            | 14.0  | V           |
| Switch Turn On Delay Time                | t <sub>DLY</sub>          | C <sub>DLY</sub> =105nF(Note 5)                                  |                      | 29.4            |       | ms          |
| Soft-start Time                          | T <sub>SS</sub>           | $C_{SS}=105nF(Note 6)$                                           |                      | 14.7            |       | ms          |
| Current Limit Program<br>Range           | I <sub>LIM</sub>          |                                                                  | 1.2                  |                 | 6.2   | А           |
| Current Limit Accuracy                   |                           |                                                                  | -10%I <sub>LIM</sub> |                 |       |             |
|                                          | V <sub>BUSPGH</sub>       | V <sub>FBR</sub> Rising                                          | E E Ellin            | 0.63            |       | V           |
| BUSPG Threshold                          | V <sub>BUSPGL</sub>       | V <sub>FBD</sub> Falling                                         |                      | 0.6             |       | V           |
| Internal LDO Output                      |                           | V <sub>IN</sub> >3.3V                                            |                      | 3.3             |       | V           |
| Voltage                                  | V <sub>VCC</sub>          | V <sub>IN</sub> <=3.3V                                           |                      | V <sub>IN</sub> |       |             |
|                                          | V <sub>ENAH</sub>         |                                                                  | 1.5                  |                 |       | V           |
| ENA Logic                                | V <sub>ENAL</sub>         |                                                                  |                      |                 | 0.4   | V           |
| <b>Bi-Directional DC/DC Regu</b>         |                           | -                                                                |                      |                 |       |             |
| Operation Voltage Range                  | V <sub>BUSOP</sub>        |                                                                  | 2.6                  |                 | 16    | V           |
| BUS Operation Rising<br>UVLO Threshold   | V <sub>BUSUVLO</sub>      |                                                                  | 2.2                  | 2.4             | 2.6   | V           |
| BUS Operation UVLO<br>Hysteresis         | V <sub>BUSHYSF</sub>      |                                                                  |                      | 0.25            |       | V           |
| Buck Operation Voltage<br>Range          | V <sub>STROP</sub>        |                                                                  | 2.6                  |                 | 36    | V           |
| Boost Minimum Peak<br>Current            | I <sub>PMIN</sub>         |                                                                  |                      | 300             |       | mA          |
| Switching Frequency                      | f <sub>SWBST</sub>        | SF[1:0]=01                                                       |                      | 500             |       | kHz         |
| LSFET Min ON Time                        | t <sub>OFF,MINL</sub>     |                                                                  |                      | 80              |       | ns          |
|                                          |                           | I <sub>PMIN</sub> >1A                                            |                      | 80              |       | ns          |
| HSFET Min ON Time                        | t <sub>ON,MINL</sub>      | I <sub>PMIN</sub> <1A                                            |                      | 40              |       | ns          |
| Boost OVP Threshold                      | V <sub>OVPBST</sub>       | V <sub>FBS</sub> Rising                                          |                      | 1.2             |       | V           |
| Boost OVP Release<br>Threshold           | VOVIBSI                   | V <sub>FBS</sub> Falling                                         |                      | 1.17            |       | V           |
|                                          | V <sub>MCHGH</sub>        | V <sub>FBR</sub> Rising                                          | 0.62                 | 0.635           | 0.65  | V           |
| Mode Change Threshold                    | V <sub>MCHGL</sub>        | V <sub>FBD</sub> Falling                                         | 0.588                | 0.6             | 0.612 | V           |

 $(V_{IN} = 5V, V_{SYS} = 5V, L = 4.7 \,\mu\text{H}, V_{BD} = V_{CSTR} = 12V, T_A = 25 \,\text{°C}$ , unless otherwise specified)

| <b></b>                               |                       |                          | 1     |      |       |    |
|---------------------------------------|-----------------------|--------------------------|-------|------|-------|----|
| Buck Detection Voltage                | V <sub>BUCK_DET</sub> |                          | 0.588 | 0.6  | 0.612 | v  |
| Reference                             | V BUCK_DET            |                          | 0.588 | 0.0  | 0.012 | v  |
| Buck Regulation Voltage               | V                     |                          | 0.593 | 0.6  | 0.607 | v  |
| Reference                             | $V_{BUCK\_REG}$       |                          | 0.393 | 0.0  | 0.007 | v  |
| Maximum Buck Peak                     |                       |                          |       | 0    |       |    |
| Current                               |                       |                          |       | 8    |       | А  |
| STRPG Threshold                       | V <sub>STRPGH</sub>   | V <sub>FBS</sub> Rising  |       | 1.17 |       | V  |
| STRPG Infestiold                      | V <sub>STRPGL</sub>   | V <sub>FBS</sub> Falling |       | 1.08 |       | V  |
| STR Short Circuit Threshold           | V <sub>STRSC</sub>    |                          |       | 0.7  |       | V  |
| Pre-charge Current                    | I <sub>PRECHG</sub>   |                          |       | 175  |       | mA |
| R <sub>DS(ON)</sub> of High Side FET  | R <sub>DS(ON)H1</sub> |                          | 50    | 70   | 80    | mΩ |
| R <sub>DS(ON)</sub> of Low Side FET   | R <sub>DS(ON)L1</sub> |                          | 50    | 70   | 80    | mΩ |
| R <sub>DS(ON)</sub> of Disconnect FET | R <sub>DS(ON)D</sub>  |                          |       | 37   |       | mΩ |
| Capacitance Measurement P             | art                   |                          |       |      |       |    |
| Capacitance Measurement               | т                     | DCP[7:6]=11              |       | 20   |       |    |
| Discharge Current                     | Idischarge            |                          |       | 20   |       | mA |
| Internal Counter Clock                | f <sub>CLK</sub>      |                          |       | 500  |       | Hz |
| Abnormal ESR Detection                |                       |                          |       | 1    |       | ٨  |
| Discharge Current                     | I <sub>ESR</sub>      |                          |       | 1    |       | А  |
| Thermal Shutdown                      | т                     |                          |       | 150  |       | C  |
| Temperature                           | $T_{SD}$              |                          |       | 150  |       | U  |
| Thermal Recovery                      | T <sub>HYS</sub>      |                          |       | 15   |       | C  |
| Hysteresis                            | 1 HYS                 |                          |       | 15   |       | C  |

**Note 1**: Stresses beyond "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25$  °C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Exposed pad of QFN4x4-25 packages is the case position for  $\theta$  JC measurement.

Note 3: The device is not guaranteed to function outside its operating conditions.

**Note 4:** V<sub>STR-P</sub> is programmed STR voltage.

#### **Note5: Recommended Delay Time Program Table**

| DLY cap (nF)    | None | 10  | 55   | 105  |
|-----------------|------|-----|------|------|
| Delay time (ms) | 1.4  | 2.8 | 15.4 | 29.4 |

#### Note6: Recommended Soft-start Time Program Table

| SS cap (nF)    | None | 10  | 55  | 105  |
|----------------|------|-----|-----|------|
| Rise time (ms) | 1    | 1.4 | 7.7 | 14.7 |

Recommended Formula for  $C_{SS}$  & Soft-start Time Calculation

$$T_{SS} = \begin{cases} T_{SS\_DLT}, \text{ No external } C_{SS} \\ \frac{C_{SS}}{I_{INT\_SS}}, \quad T_{SS} > T_{SS\_DLT} \end{cases},$$

Where, TSS\_DLT is the internally fixed default soft-start time, about 1ms, which means there's no any external  $C_{SS}$ ;  $I_{INT_{SS}}$  is the internal current source, about 7.2uA.

Note 7: The typical value of thermal shut down recovery hysteresis is design guaranteed. Recommend to leave enough margin for the application design consideration.

# **Control Parameters Programming Block Diagram, Register and Data**

# **Block Diagram**



#### Figure3. Block Diagram

**NOTE:** Internal current source discharge STR capacitor during capacitance measurement. The counter starts counting when STR voltage falls to  $V_{DIS1}$  and stops counting when STR voltage falls to  $V_{DIS2}$ .

# **Control Parameters Programming Sequence**

Sequence of Writing DATA to I<sup>2</sup>C Registers



Sequence of Writing Register DATA to MTP



**NOTE:** All the data in I<sup>2</sup>C registers is written to MTP when CTRL[0] is set to 1. All the data reserved in MTP is loaded to I<sup>2</sup>C registers when IC power up. Please make sure CTRL[2] is 0 before writing data to MTP.

**Register and Data** 

- Slave Device Address: 59H(5AH or 5BH)+W/R
- ♦ MTP Control Register Address: 00H

| BIT   |                                          | DESCRIPTION                                                                                     |  |  |  |  |
|-------|------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| МТР   | ATP Read/Write and MUX Selection Control |                                                                                                 |  |  |  |  |
| Bit 7 | CTRL[7]                                  | Reserved                                                                                        |  |  |  |  |
| Bit 6 | CTRL[6]                                  | Reserved                                                                                        |  |  |  |  |
| Bit 5 | CTRL[5]                                  | Reserved                                                                                        |  |  |  |  |
| Bit 4 | CTRL[4]                                  | Reserved                                                                                        |  |  |  |  |
| Bit 3 | CTRL[3]                                  | Reserved                                                                                        |  |  |  |  |
| Bit 2 | CTRL[2]                                  | MTP Writing Status, Read Only<br>CTRL[2]=1: MTP Writing Busy<br>CTRL[2]=0: MTP Writing NOT Busy |  |  |  |  |
| Bit 1 | CTRL[1]                                  | Reserved                                                                                        |  |  |  |  |
| Bit 0 | CTRL[0]                                  | MTP Write Control<br>CTRL[0]=1: MTP Write Enable<br>CTRL[0]=0: MTP Write Disable<br>Default: 0  |  |  |  |  |

#### • Load Switch Control Parameter Program Register Address: 01H

| BIT   |              | DESCRIPTION              |                                           |
|-------|--------------|--------------------------|-------------------------------------------|
| Load  | Switch Contr | ol Parameter Programming |                                           |
| Bit 7 | LSP[7]       | Reserved                 | Default: 38H: Reverse blocking switch and |
| Bit 6 | LSP[6]       |                          | DC/DC are disabled; Current Limit is 6A.  |
| Bit 5 | LSP[5]       | Current Limit Threshold  |                                           |
| Bit 4 | LSP[4]       |                          |                                           |
| Bit 3 | LSP[3]       |                          |                                           |
| Bit 2 | LSP[2]       | Reserved                 |                                           |
| Bit 1 | LSP[1]       |                          |                                           |
| Bit 0 | LSP[0]       | ENA                      |                                           |

#### • DC/DC Converter Control Parameter Program Register Address: 02H

| BIT   |               | DESCRIPTION                         |                                                                     |
|-------|---------------|-------------------------------------|---------------------------------------------------------------------|
| DC/D  | C Converter ( | Control Parameters Programming Data |                                                                     |
| Bit 7 | DCP[7]        | Capacitance Measurement Discharge   | Default: C5H: Converter is enable; boost peak                       |
| Bit 6 | DCP[6]        | Current                             | current is 600mA; capacitor health detect discharge current is 20mA |
| Bit 5 | DCP[5]        | Reserved                            | discharge current is zoniA                                          |
| Bit 4 | DCP[4]        |                                     |                                                                     |
| Bit 3 | DCP[3]        | Boost Peak Current                  |                                                                     |
| Bit 2 | DCP[2]        |                                     |                                                                     |
| Bit 1 | DCP[1]        |                                     |                                                                     |
| Bit 0 | DCP[0]        | ENCON                               |                                                                     |

#### • Buck Off Voltage Program Register Address: 03H

|       |               | e i i ogi umi itegister muuressi oom |                                            |
|-------|---------------|--------------------------------------|--------------------------------------------|
| BIT   |               | DESCRIPTION                          |                                            |
| Buck  | Off Voltage P | rogramming Data                      |                                            |
| Bit 7 | OFF[7]        |                                      | Default: 37H, V <sub>BUCK_OFF</sub> =2.64V |
| Bit 6 | OFF[6]        |                                      |                                            |
| Bit 5 | OFF[5]        |                                      |                                            |
| Bit 4 | OFF[4]        |                                      |                                            |
| Bit 3 | OFF[3]        |                                      |                                            |
| Bit 2 | OFF[2]        |                                      |                                            |
| Bit 1 | OFF[1]        |                                      |                                            |
| Bit 0 | OFF[0]        |                                      |                                            |

| • VD              | V <sub>DIS1</sub> Program Register Address: 04H |             |                                        |  |  |  |  |  |
|-------------------|-------------------------------------------------|-------------|----------------------------------------|--|--|--|--|--|
| BIT               |                                                 | DESCRIPTION |                                        |  |  |  |  |  |
| V <sub>DIS1</sub> | Programming                                     | g Data      |                                        |  |  |  |  |  |
| Bit 7             | VDIS1 [7]                                       |             | Default: 46H, V <sub>DIS1</sub> =10.5V |  |  |  |  |  |
| Bit 6             | VDIS1 [6]                                       |             |                                        |  |  |  |  |  |
| Bit 5             | VDIS1 [5]                                       |             |                                        |  |  |  |  |  |
| Bit 4             | VDIS1 [4]                                       |             |                                        |  |  |  |  |  |
| Bit 3             | VDIS1 [3]                                       |             |                                        |  |  |  |  |  |
| Bit 2             | VDIS1 [2]                                       |             |                                        |  |  |  |  |  |
| Bit 1             | VDIS1 [1]                                       |             |                                        |  |  |  |  |  |
| Bit 0             | VDIS1 [0]                                       |             |                                        |  |  |  |  |  |

#### • V<sub>DIS2</sub> Program Register Address: 05H

| BIT               |                                    | DESCRIPTION |                                        |  |  |  |  |  |  |
|-------------------|------------------------------------|-------------|----------------------------------------|--|--|--|--|--|--|
| V <sub>DIS2</sub> | V <sub>DIS2</sub> Programming Data |             |                                        |  |  |  |  |  |  |
| Bit 7             | VDIS2 [7]                          |             | Default: 2FH, V <sub>DIS2</sub> =7.05V |  |  |  |  |  |  |
| Bit 6             | VDIS2 [6]                          |             |                                        |  |  |  |  |  |  |
| Bit 5             | VDIS2 [5]                          |             |                                        |  |  |  |  |  |  |
| Bit 4             | VDIS2 [4]                          |             |                                        |  |  |  |  |  |  |
| Bit 3             | VDIS2 [3]                          |             |                                        |  |  |  |  |  |  |
| Bit 2             | VDIS2 [2]                          |             |                                        |  |  |  |  |  |  |
| Bit 1             | VDIS2 [1]                          |             |                                        |  |  |  |  |  |  |
| Bit 0             | VDIS2 [0]                          |             |                                        |  |  |  |  |  |  |

#### Switching Frequency Program Register Address: 06H

| BIT    |          | DESCRIPTION                                                                  |                |                |                        |          |            |
|--------|----------|------------------------------------------------------------------------------|----------------|----------------|------------------------|----------|------------|
| Switch | ing Freq | uency and ESR Abnormal Threshold Progra                                      | <u>mming D</u> | <u>ata for</u> | MTP (CTF               | RL[5:3]= | 101)       |
| Bit 7  | SF [7]   | Reserved                                                                     |                |                | f <sub>sw</sub> =500kH | Hz; ESI  | R Abnormal |
| Bit 6  | SF [6]   | Reserved                                                                     | threshold      | is 50m         | V.                     |          |            |
| Bit 5  | SF [5]   | Capacitance Measurement Enable                                               |                |                |                        |          |            |
|        |          | Capacitance measurement starts when SF[5] changes from 0 to 1.<br>Default: 0 |                |                |                        |          |            |
| Bit 4  | SF [4]   | Reserved                                                                     |                |                |                        |          |            |
| Bit 3  | SF [3]   | ESR Detection Threshold                                                      |                |                |                        |          |            |
| Bit 2  | SF [2]   |                                                                              |                |                |                        |          |            |
| Bit 1  | SF [1]   | Switching Frequency                                                          |                |                |                        |          |            |
| Bit 0  | SF [0]   |                                                                              |                |                |                        |          |            |

#### • ENA Program Table

| LSP[0] | Description                                             |
|--------|---------------------------------------------------------|
| 0      | Reverse blocking switch and DC/DC converter are disable |
| 1      | Reverse blocking switch and DC/DC converter are enable  |

#### • Input Current Limit Program Table

| LSP[5] | LSP[4] | LSP[3] | Input Current Limit |
|--------|--------|--------|---------------------|
| 0      | 0      | 0      | 1.2A                |
| 0      | 0      | 1      | 2A                  |
| 0      | 1      | 0      | 2.5A                |
| 0      | 1      | 1      | 3A                  |
| 1      | 0      | 0      | 3.5A                |
| 1      | 0      | 1      | 4A                  |
| 1      | 1      | 0      | 4.5A                |
| 1      | 1      | 1      | 6.2A                |

#### • ENCON Program Table

| DCP[0] | Description                 |
|--------|-----------------------------|
| 0      | DC/DC converter is disabled |
| 1      | DC/DC converter is enabled  |

#### Boost Peak Current Program Table

| DCP[3] | DCP[2] | DCP[1] | Boost Peak Current |
|--------|--------|--------|--------------------|
| 0      | 0      | 0      | 300mA              |
| 0      | 0      | 1      | 500mA              |
| 0      | 1      | 0      | 600mA              |
| 0      | 1      | 1      | 800mA              |
| 1      | 0      | 0      | 1A                 |
| 1      | 0      | 1      | 1.5A               |
| 1      | 1      | 0      | 2A                 |
| 1      | 1      | 1      | 2.5A               |

#### • Capacitance Measurement Discharge Current Program Table

| DCP[7] | DCP[6] | Capacitance Measurement Discharge Current |
|--------|--------|-------------------------------------------|
| 0      | 0      | 2mA                                       |
| 0      | 1      | 5mA                                       |
| 1      | 0      | 10mA                                      |
| 1      | 1      | 20mA                                      |

#### • Switching Frequency Program Table

| SF[1] | SF[0] | Switching Frequency |
|-------|-------|---------------------|
| 0     | 0     | 250kHz              |
| 0     | 1     | 500kHz              |
| 1     | 0     | 1MHz                |
| 1     | 1     | 1.5MHz              |

#### • ESR Detection Threshold Program Table

| SF[3] | SF[2] | ESR Abnormal Threshold |
|-------|-------|------------------------|
| 0     | 0     | 50mV                   |
| 0     | 1     | 100mV                  |
| 1     | 0     | 150mV                  |
| 1     | 1     | 200mV                  |

#### • Buck Off Voltage Programming Data Calculation

SYT664 Rev.0.9A © 2019 Silergy Corp.  $\label{eq:VBUCKOFF} \begin{array}{l} V_{BUCKOFF} = REG03 * 0.048 \ V \\ For example, if REG03 = 0x37H, then \ V_{BUCKOFF} = (3 * 16^1 + 7 * 16^0) * 0.048 = 2.64V \\ The buck off voltage program range is 2.64V to 12V. \end{array}$ 

#### • V<sub>DIS1</sub> (V<sub>DIS2</sub>)Voltage Programming Data Table

$$\begin{split} &V_{DIS1} = \text{REG04} * 0.15 \text{ V} \\ &\text{For example, if REG04} = 0x0AH, \text{ then } V_{DIS1} = (0 * 16^1 + 10 * 16^0) * 0.15 = 1.5V \\ &\text{The } V_{DIS1} \text{ voltage program range is } 1.5V \text{ to } 36V. \\ &V_{DIS2} = \text{REG05} * 0.15 \text{ V} \\ &\text{For example, if REG05} = 0x0AH, \text{ then } V_{DIS2} = (0 * 16^1 + 10 * 16^0) * 0.15 = 1.5V \\ &\text{The } V_{DIS2} \text{ voltage program range is } 1.5V \text{ to } 36V. \end{split}$$

### **General Operation Description**

SYT664 is a power management IC for the applications of power backup in Solid-State Driver or other backup power supplies which can achieve backup power storage and release functions. The energy is transferred bidirectionally between the BUS side and the energy storage side with high efficiency by bi-directional DC/DC regulator. Fast transient response and excellent stability are achieved by the quasi-fixed frequency constant off time control strategy.

A reverse blocking switch is integrated at the input side to prevent from energy leaking when the input power source is removed or inserted with inverse polarity. The reverse blocking switch also has the programmable current limit function with the program range from 1.5A to 6A. Three different BUS over voltage protection (OVP) thresholds are selectable by OVP pin for the applications with different kind of input power source.

I<sup>2</sup>C interface is internally integrated in SYT664 to reduce the amount of external components. Control parameters such as input current limit, switching frequency, and boost peak current limit can be programmed by I<sup>2</sup>C.

Storage capacitance measurement and abnormal storage capacitor ESR detection circuit are integrated inside of SYT664. The measurement results are stored in internal read only data registers for MCU reading by I<sup>2</sup>C interface.

SYT664 along with QFN4X4-25 package provides compact PCB layout to save circuit area for the increase of SSD memory capacity.

# **Function Description**

#### **Startup Sequence**

When voltage on IN pin is higher than UVLO level and load switch is enabled which means ENA bit (LSP[0]) is 1 or external ENA pin is pulled high, soft start period begins and the capacitor on BUS pin is charged with a current which slowly ramps up from 0 to the programmed current limit after the programmed switch turn on delay time. The soft start time is programmed by the capacitor on SS pin. Capacitor on BD pin will also be charged during the soft start period. When the voltage on BUS pin rises above boost threshold and ENCON (DCP [0]) is 1, pre-charge period starts. The BD voltage is regulated at around 120% - 135% of the BUS voltage and the capacitor on STR pin is charged with around 150mA pre-charge current. The pre-charge period ends when the voltage across the disconnection switch located from BD pin to STR pin is lower than an internal threshold and then the disconnection switch will be fully turned on. Boost converter starts to detect FBS voltage when pre-charge ends.

#### **Bi-directional DC/DC Regulator**

DC/DC converter starts working to charge STR capacitor when the pre-charge period is done. Quasi-fixed frequency constant off time control is used and the peak current is programmed by I<sup>2</sup>C interface. Burst mode is used to minimize power loss. The maximum storage voltage is programmed by FBS pin. Boost converter stops working when voltage on FBS pin reaches 1.2V and starts to charge the storage capacitor again when FBS voltage falls below around 1.17V.

Buck mode is triggered immediately when the voltage on FBD pin falls below 0.6V. Quasi-fixed frequency constant off time control is also used in buck mode to achieve fast dynamic response. Regulated voltage on BUS pin is programmed by FBR pin. The maximum peak current of buck converter is internally clamped at around 8A. Buck mode will change to boost mode when FBR voltage rise above 0.63V. If STR voltage falls below buck off threshold which is programmed by I<sup>2</sup>C interface, buck converter will stop working.

#### Input Load Switch

Input current limit, over voltage protection and reverse blocking functions are all integrated in reverse blocking switch control module. BUS voltage will be clamped when IN voltage exceed OVP threshold. Clamped voltage and OVP threshold are programmed by OVP pin. Input current limit is set by I<sup>2</sup>C interface. Reverse blocking FET will be turned off if any of the following conditions happens:

1. IN voltage falls below UVLO;

- 2. ENA (LSP[0]) is 0 and ENA pin is pulled to GND;
- 3.  $V_{BUS}$  is higher than  $V_{IN}(V_{BUS}-V_{IN}>20mV)$ ;
- 4. Bi-directional DC/DC converter works in buck mode.

#### **Short Circuit Protection**

If short circuit happens on BUS pin, DC/DC converter will work in buck mode and discharge STR capacitor with maximum peak current till STR voltage is not enough for buck operation or BUS voltage falls to below UVLO. Reverse blocking switch will limit the input current at the programmed level. Thermal shutdown will be active if the inside temperature is higher than the internal threshold.

After pre-charge process last for around 75ms, IC will start to detect STR voltage. If STR voltage cannot be charged above 0.7V during this interval, STR short circuit is detected. The disconnection switch will be turned off and the DC/DC will be latched off. The minimum blanking time is 63ms and the minimum precharge current is 100mA, the 0.7V threshold has +-0.2V tolerance. So the maximum capacitance on STR side is: 100mA \* 63ms / 0.9V = 7mF. If STR voltage drops below 0.7V when DC/DC converter is active, STR short circuit will also be detected. The converter will stop working firstly and then disconnect switch will be turned off. Especially, when DC/DC converter operates in boost mode and after the 75ms blanking time, the voltage drop between STR and BUS detection starts and if V<sub>STR</sub>-V<sub>BUS</sub><0.2V is detected, the STR side is treated as short circuit condition. Then, the converter will be latched off firstly and the disconnect switch will be turned off.

STR short circuit detection is disabled during the STR capacitance measurement period. Additionally, the voltage drop detection between STR and BUS is disabled when DC/DC converter operates in buck mode.

#### **Storage Capacitance Measurement**

Storage capacitance measurement starts when a rising edge on SF[5] is detected. MCU can start measuring by setting SF[5] to 0 firstly and then setting SF[5] to 1. Firstly, the capacitor ESR detection starts and an internal 1A current source discharges STR for around 15us. At the end of discharging period, STR voltage with voltage drop on ESR is detected. After the discharge current is off, STR voltage without voltage drop on ESR is detected subsequently. If the difference between such two detected voltage values is higher than the programmed ESR detection threshold, ESR error is triggered and the last bit of ESR condition register (address 09H) will be set to 1.

Programmed discharge current  $I_{DIS}$  starts to discharge STR capacitors after the ESR detection is finished. Internal 500Hz counter calculates the discharge time starting from when STR voltage falls below  $V_{DIS1}$  to when STR voltage falls below  $V_{DIS2}$ . The discharge time data  $T_{DISCHARGE}$  is stored to data register REG07 and REG08. For example, if data read from REG07 is 0x12H, data read from REG08 is 0x34H, the  $T_{DISCHARGE}$  should be calculated below:

 $T_{\text{DISCHARGE}} = 0X1234 \text{H} = (1*16^3 + 2*16^2 + 3*16^1 + 4*16^0)*2\text{ms} = 9320 \text{ms}$ 

And then, the capacitance can be calculated below:

 $C_{STR} = I_{DIS} * T_{DISCHARGE} / (V_{DIS1} - V_{DIS2})$ 





#### Adaptive Boost Peak Current Fold-back

If FBS voltage is lower than 0.6V, the programmed boost peak current is employed to shorten the STR charging time. As long as the FBS voltage is higher than 1.08V, the boost peak current starts to be fold back to the minimum value(600mA) softly to leave enough current limit margin for the load on BUS side.



If boost peak current is programmed lower than 800mA (300mA, 500mA or 600mA), HSFET will not be turned on in boost mode to reduce the negative inductor current. If boost peak current is programmed higher than 800mA there's negative inductor current because of the min on time of the high side MOSFET. The STR voltage could not be charged up to the programmed voltage level due to the negative inductor current. In order to charge the STR capacitors to desired value, it is recommended to set the boost peak current at a proper level. The maxim  $T_{MINON}$  value of HSFET is 160ns when boost peak current is programmed at 1.5A, 2A and 2.5A. The maxim  $T_{MINON}$  value of HSFET is 60ns when boost peak current is programmed at 800mA and 1A. The formula is presented below for proper boost peak current setting reference.

 $V_{\text{STR}}$ - $V_{\text{IN}}$ = $L dI / dT \rightarrow dI$ = $(V_{\text{STR}}$ - $V_{\text{IN}})$ \*dT / L= $(V_{\text{STR}}$ - $V_{\text{IN}})$ \* $T_{\text{MINON}} / L$ ;

 $I_{PEAK} \ge dI / 2 \rightarrow I_{PEAK} \ge (V_{STR}-V_{IN})*T_{MINON} / 2*L;$ 

### **Application Information**

#### **Feedback Resistor Dividers**

Choose  $R_1$  and  $R_2$  to program proper BUS detection voltage  $V_{BUS\_DET}$ . Choose  $R_3$  and  $R_4$  to program proper BUS regulation voltage  $V_{BUS\_REG}$ . When BUS voltage falls to below  $V_{BUS\_DET}$ , SYT664 enters buck mode and regulates the BUS voltage at  $V_{BUS\_REG}$  as shown below. BUSPG is pulled low when SYT664 enters buck mode:



It is recommended to set the  $V_{\text{BUS}\_\text{DET}}$  be lower than  $V_{\text{BUS}\_\text{REG}}.$ 

To minimize the power consumption under light load condition, it is recommended to choose relatively large resistance values for R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub> and R<sub>4</sub>. A value of between 10k $\Omega$  and 1M $\Omega$  is more suitable for all resistors. If V<sub>BUS\_DET</sub> is programmed at 3.8V, R<sub>1</sub>=250k is given, then using following equation, R<sub>2</sub> can be calculated to be 47k; If V<sub>BUS\_REG</sub> is programmed at 4.2V, R<sub>3</sub>=250k is given, then using following equation, R<sub>2</sub> can be calculated to be 42k :



Choose  $R_5$  and  $R_6$  to program STR OVP level. Boost converter stops working when FBS voltage rises up to be higher than 1.2V and starts working again when FBS voltage falls below 1.17V. STRPG is pulled high when FBS voltage rises up to be higher than 1.17V and is pulled low when FBS voltage falls below 1.08V as shown below:

SYT664 Rev.0.9A © 2019 Silergy Corp.





To minimize the power consumption, it is recommended to choose relatively large resistance values for  $R_5$  and  $R_6$  both. A value of between  $10k\Omega$ and  $1M\Omega$  is more suitable for both resistors. If  $V_{STR}$ OVP is programmed at 12V,  $R_5$ =400k is given, then using following equation,  $R_6$  can be calculated to be 44k:



#### Input Capacitor CIN

To minimize the potential noise problem, place MLCC cap with X5R or a better grade really close to the IN and GND pins to decouple the high frequency noise. Be careful to minimize the loop size formed by  $C_{IN}$ , and IN/GND pins. A 0.1uF low ESR ceramic capacitor is recommended to minimum the input inrush current.

#### **BUS Capacitor CBUS**

The BUS capacitor is the input capacitor of boost converter and also the output capacitor of buck converter. Both steady state ripple and transient requirements must be taken into account to select proper capacitor. For most applications, MLCC cap which has total capacitance greater than 66uF with X5R or better grade can work well. The real capacitance derating with DC voltage must be considered.

#### STR Capacitor CSTR

The STR capacitor is used to store energy and transfers it to BUS side when the power supply at input side is plugged out. BUS voltage can be hold for a long while if larger STR capacitance is used. The total capacitance is calculated below:

$$C_{\text{STR}} = \frac{2V_{\text{BUS}_{\text{REG}}} \times I_{\text{BUS}} \times t_{\text{HOLD}}}{(V_{\text{STR}}^2 - V_{\text{BUS} \text{ REG}}^2) \times \eta}$$

where  $C_{STR}$  is total capacitance of STR capacitors,  $V_{BUS\_REG}$  is the programmed BUS regulation voltage,  $I_{BUS}$  is BUS load current,  $t_{HOLD}$  is desired BUS voltage hold time after IN is plug out, and  $V_{STR}$  is programmed STR OVP voltage.  $\eta$  is the efficiency of the Buck regulator, choose  $\eta = 80\%$  to leave enough margin.

#### Selection of Inductor L

Choose proper inductance to achieve the desired ripple current. If ripple current equals to 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{\text{out}}(1 - V_{\text{out}}/V_{\text{IN,MAX}})}{F_{\text{SW}} \times I_{\text{out,MAX}} \times 40\%}$$

Where Fsw is the switching frequency;  $I_{OUT,MAX}$  is the maximum BUS load current;  $V_{OUT}$  is programmed BUS output voltage and  $V_{IN,MAX}$  is programmed STR OVP voltage.

#### **External Bootstrap Cap**

This capacitor provides the gate driver voltage for internal high side MOSFET. A low ESR MLCC capacitor is connected between BST pin and LX pin.

When BST capacitor voltage slowly discharges during Boost converter in burst process, in order to enter buck mode successfully, its ended discharge voltage must be higher than BST capacitor UVLO threshold which can make sure HSFET driver has enough voltage.

The total discharge current on STR is around 320uA. The discharge voltage during boost burst mode is 0.025\*Vstr. So the BST capacitor discharge time Tdis is:

Tdis = Cstr \* 0.025 \* Vstr / 320uA

The internal leakage current of SYT664 is lower than 100nA in high temp condition. Rp is the equivalent paralleled resistor of the BS cap. The leakage current of BS cap is 3.3V / Rp.

SYT664 Rev.0.9A © 2019 Silergy Corp. The maximum BST-LX voltage is around 3.3V and buck may fail when BST-LX voltage drop to 1.5V. So the maximum acceptable voltage drop during the discharge time is 3.3-1.5=1.8V. The minimum BST capacitance needed is:

Cbst = (100nA + 3.3V/Rp) \* Tdis / 1.8 = (100nA + 3.3V/Rp) \* Cstr \* 0.025 \* Vstr / (1.8 \* 320uA) It is recommended to use X7R or above grade capacitance for better temperature tolerance and smaller leakage current. The DC derating of the capacitance should be taken into consideration.

#### **Boost Inductor Peak Current Limit**

There's negative inductor current because of the min on time of the high side MOSFET when boost peak current is programmed higher than 800mA. The STR voltage could not be charged up to the programmed voltage level due to the negative inductor current. In order to charge the STR capacitors to desired value, it is recommended to set the boost peak current at a proper level. The maxim  $T_{MINON}$  value of HSFET is 160ns when boost peak current is programmed at 1.5A, 2A and 2.5A. The maxim  $T_{MINON}$  value of HSFET is programmed at 800mA and 1A. The formula is presented below for proper boost peak current setting reference.

 $\begin{array}{l} V_{STR} \text{-} V_{IN} = L \ dI \ / \ dT \ \rightarrow \ dI = (V_{STR} \text{-} V_{IN})^* dT \ / \ L = (V_{STR} \text{-} V_{IN})^* T_{MINON} \ / \ L; \end{array}$ 

 $I_{PEAK} \ge dI / 2 \rightarrow I_{PEAK} \ge (V_{STR}-V_{IN})*T_{MINON} / 2*L;$ 

#### **Delay Time and Soft-start Time Program**

Connect a capacitor between DLY pin and GND to program the load switch turn on delay time. Connect a capacitor between SS pin and GND to program the load switch soft start time.



The turn on delay time calculation formula is shown below:

$$t_{\text{DLY}} = \begin{cases} t_{\text{DLY}\_\text{DLT}}, \text{ No external } C_{\text{DLY}} \\ \frac{C_{\text{DLY}}}{I_{\text{INT}\_\text{DLY}}}, & t_{\text{DLY}} > t_{\text{DLY}\_\text{DLT}} \end{cases},$$

Where,  $t_{DLY\_DLT}$  is the internally fixed default softstart time, about 1.4ms, which means there's no any external  $C_{DLY}$ ;  $I_{INT\_DLY}$  is the internal current source, about 3.6uA.

The soft start time calculation formula is shown as below:

$$t_{SS} = \begin{cases} t_{SS\_DLT}, \text{ No external } C_{SS} \\ \hline C_{SS} \\ \hline I_{INT\_SS}, & t_{SS} > t_{SS\_DLT} \end{cases}$$

Where,  $t_{SS\_DLT}$  is the internally fixed default soft-start time, about 1ms, which means there's no any external  $C_{SS}$ ;  $I_{INT\_SS}$  is the internal current source, about 7.2uA.

# STR Capacitance Measurement and Abnormal ESR Detection:

Storage capacitance measurement starts when a rising edge on SF[5] is detected. MCU can start measuring by setting SF[5] to 0 firstly and then setting SF[5] to 1. Firstly, the capacitor ESR detection starts and an internal 1A current source discharges STR for around 15us. At the end of discharging period, STR voltage with voltage drop on ESR is detected. After the discharge current is off, STR voltage without voltage drop on ESR is detected subsequently. If the difference between such two detected voltage values is higher than the programmed ESR detection threshold, ESR error is triggered and the last bit of ESR condition register (address 09H) will be set to 1.



Programmed discharge current  $I_{DIS}$  starts to discharge STR capacitors after the ESR detection is finished. Internal 500Hz counter calculates the discharge time starting from when STR voltage falls below  $V_{DIS1}$  when STR voltage falls below  $V_{DIS2}$ . The discharge time data  $T_{DISCHARGE}$  is stored to data register REG07 and REG08. For example, if data read from REG07 is 0x12H, data read from REG08 is 0x34H, the  $T_{DISCHARGE}$  should be calculated below:

 $T_{DISCHARGE} = 0X1234H = (1*16^3 + 2*16^2 + 3*16^1 + 4*16^0)*$ 2ms=9320ms

And then, the capacitance can be calculated below:

 $C_{STR} = I_{DIS} * T_{DISCHARGE} / (V_{DIS1} - V_{DIS2})$ 



#### **PCB Layout Recommendation**

Put  $C_{IN}$ ,  $C_{BUS}$ ,  $C_{STR}$ ,  $R_{FBR_D}$  as close as possible to the IC. Decouple  $C_{STR}$  to PGND. Decouple  $C_{VCC}$  to SGND.

Connect the SGND PIN and the PGND PIN together at a single point.



Figure 4. PCB Layout Suggestion



### Notes: All dimension in millimeter and exclude mold flash & metal burr

# **Taping & Reel Specification**

### 1. QFN4×4 taping orientation



2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| type    | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| QFN4×4  | 12         | 8         | 13"       | 400        | 400           | 5000    |

3. Others: NA

#### IMPORTANT NOTICE

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

All Rights Reserved.

© 2018 Silergy Corp.