



#### HD3SS6126

ZHCSBS1A-NOVEMBER 2013-REVISED AUGUST 2015

# HD3SS6126 USB 3.0 和 USB 2.0 差分开关 2:1/1:2 多路复用/解复用器

Technical

Documents

Sample & Buy

### 1 特性

- 非常适合 USB 应用
  - 适用于 USB 3.0(超高速 USB 和 USB 2.0 HS/FS/LS)的信号开关

Product

Folder

- 三个双向差分对通道多路复用/解复用开关还适用于 DisplayPort、PCIe Gen1/2/3、SATA 1.5/3/6G、 AS 1.5/3/6G 和 XAUI 应用
- 高带宽路径 (SS) 最高支持 10Gbps 的数据速率 •
- V<sub>CC</sub>的工作范围为 3.3V ± 10%
- 高带宽路径 (SS) 上的 -3dB 差分带宽频率最高超过 • 10GHz
- 使用独特的适配方法在所支持的共模电压范围内保 持恒定通道阻抗
- 出色的高带宽路径动态特性(2.5GHz时)
  - 串扰 = -35dB
  - 隔音 = -23dB
  - 插入损耗 = –1.1dB
  - 回波损耗 = -11dB
- 3.5mm × 9mm、42 引脚小型晶圆级四方扁平无引 线 (WQFN) 封装 (RUA)
- 激活模式功耗 = 8mW ٠

### 2 应用

- 台式电脑
- 笔记本电脑
- 平板电脑
- 扩展坞
- 电信
- 电视

### 3 说明

HD3SS6126 器件是一款针对 USB 应用而设计的高速 无源开关, 用于 将 SuperSpeed USB RX 和 TX 以及 USB 2.0 DP 和 DM 信号从源位置路由到目标位置,反 之亦然。该器件还可用于 DisplayPort、 PCI Express、™SATA、SAS 和 XAUI 应用。

HD3SS6126 器件可用于灌电流应用或拉电流 应用。

| 器件信息 <sup>(1)</sup> |
|---------------------|
|---------------------|

| 器件型号      | 封装        | 封装尺寸(标称值)       |
|-----------|-----------|-----------------|
| HD3SS6126 | WQFN (42) | 9.00mm x 3.50mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

典型应用图





# 目录

| 1 | 特性   |                                                  |  |  |  |  |  |  |
|---|------|--------------------------------------------------|--|--|--|--|--|--|
| 2 | 应用1  |                                                  |  |  |  |  |  |  |
| 3 | 说明   | 1                                                |  |  |  |  |  |  |
| 4 | 修订   | 历史记录 2                                           |  |  |  |  |  |  |
| 5 |      | Configuration and Functions 3                    |  |  |  |  |  |  |
| 6 | Spe  | cifications5                                     |  |  |  |  |  |  |
|   | 6.1  | Absolute Maximum Ratings 5                       |  |  |  |  |  |  |
|   | 6.2  | ESD Ratings 5                                    |  |  |  |  |  |  |
|   | 6.3  | Recommended Operating Conditions 5               |  |  |  |  |  |  |
|   | 6.4  | Thermal Information 6                            |  |  |  |  |  |  |
|   | 6.5  | Electrical Characteristics – Device Parameters 6 |  |  |  |  |  |  |
|   | 6.6  | Electrical Characteristics – Signal Switch       |  |  |  |  |  |  |
|   |      | Parameters7                                      |  |  |  |  |  |  |
|   | 6.7  | Switching Characteristics 8                      |  |  |  |  |  |  |
|   | 6.8  | Typical Characteristics 10                       |  |  |  |  |  |  |
| 7 | Deta | ailed Description 10                             |  |  |  |  |  |  |
|   | 7.1  | Overview 10                                      |  |  |  |  |  |  |

|    | 7.2  | Functional Block Diagram 11    |
|----|------|--------------------------------|
|    | 7.3  | Feature Description 11         |
|    | 7.4  | Device Functional Modes 12     |
| 8  | Арр  | lication and Implementation 13 |
|    | 8.1  | Application Information 13     |
|    | 8.2  | Typical Application 13         |
| 9  | Pow  | er Supply Recommendations 15   |
| 10 | Lay  | out                            |
|    | 10.1 | Layout Guidelines 15           |
|    | 10.2 | Layout Examples 15             |
| 11 | 器件   | 和文档支持 17                       |
|    | 11.1 | 社区资源17                         |
|    | 11.2 | 商标17                           |
|    | 11.3 | 静电放电警告17                       |

### 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

#### Changes from Original (November 2013) to Revision A

已添加 引脚配置和功能部分, ESD 额定值表, 典型特性部分, 特性 描述 部分, 器件功能模式, 应用和实施部分, 电 源相关建议部分, 布局部分, 器件和文档支持部分以及机械、封装和可订购信息部分......1

| Ρ | a | a | e |
|---|---|---|---|
|   | u | ы | 6 |

## 5 Pin Configuration and Functions



HD3SS6126 ZHCSBS1A-NOVEMBER 2013-REVISED AUGUST 2015

|         | Pin Functions                                              |             |                                                         |  |
|---------|------------------------------------------------------------|-------------|---------------------------------------------------------|--|
| Р       | IN                                                         | I/O         | DESCRIPTION                                             |  |
| NAME    | NO.                                                        | 1/0         | DESCRIPTION                                             |  |
| GND     | 10, 14, 17,<br>19, 21                                      | Supply      | Ground                                                  |  |
| HSA(p)  | 8                                                          | I/O         | Port A USB 2.0 positive signal                          |  |
| HSA(n)  | 7                                                          | 1/0         | Port A USB 2.0 negative signal                          |  |
| HSB(p)  | 31                                                         | I/O         | Port B USB 2.0 positive signal                          |  |
| HSB(n)  | 32                                                         | 1/0         | Port B USB 2.0 negative signal                          |  |
| HSC(p)  | 33                                                         | I/O         | Port C USB 2.0 positive signal                          |  |
| HSC(n)  | 34                                                         | 1/0         | Port C USB 2.0 negative signal                          |  |
| HS_OE   | 6                                                          | I (Control) | Output Enable<br>H = Power Down<br>L = Normal Operation |  |
| NC      | 1, 2, 3, 4, 5,<br>18, 35, 36,<br>37, 38, 39,<br>40, 41, 42 | _           | Electrically No Connection                              |  |
| SEL     | 9                                                          | I (Control) | USB 3.0/2.0 Port Selection Control Pins                 |  |
| SSA0(p) | 11                                                         | I/O         | Port A, Channel 0, USB 3.0 Positive Signal              |  |
| SSA0(n) | 12                                                         | 1/0         | Port A, Channel 0, USB 3.0 Negative Signal              |  |
| SSA1(p) | 15                                                         | I/O         | Port A, Channel 1, USB 3.0 Positive Signal              |  |
| SSA1(n) | 16                                                         | 1/0         | Port A, Channel 1, USB 3.0 Negative Signal              |  |
| SSB0(p) | 29                                                         | I/O         | Port B, Channel 0, USB 3.0 Positive Signal              |  |
| SSB0(n) | 28                                                         | 1/0         | Port B, Channel 0, USB 3.0 Negative Signal              |  |
| SSB1(p) | 27                                                         | I/O         | Port B, Channel 1, USB 3.0 Positive Signal              |  |
| SSB1(n) | 26                                                         | 1/0         | Port B, Channel 1, USB 3.0 Negative Signal              |  |
| SSC0(p) | 25                                                         | 1/0         | Port C, Channel 0, USB 3.0 Positive Signal              |  |
| SSC0(n) | 24                                                         | 1/0         | Port C, Channel 0, USB 3.0 Negative Signal              |  |
| SSC1(p) | 23                                                         | I/O         | Port C, Channel 1, USB 3.0 Positive Signal              |  |
| SSC1(n) | 22                                                         | 1/0         | Port C, Channel 1, USB 3.0 Negative Signal              |  |
| VDD     | 13, 20, 30                                                 | Supply      | 3.3-V power supply voltage                              |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                                                                                     | MIN      | MAX                   | UNIT |  |
|--------------------------------|-------------------------------------------------------------------------------------|----------|-----------------------|------|--|
| Supply Voltage                 | e, V <sub>DD</sub> <sup>(2)</sup>                                                   | -0.3     | 4                     | V    |  |
|                                | Differential I/O, High-bandwidth signal path: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) | -0.5     | 4                     |      |  |
| Voltage                        | Differential I/O, Low-bandwidth signal path: HSAp/n), HSB(p/n), HSC(p/n)            | -0.5     | 7                     | V    |  |
|                                | Control pin and single ended I/O                                                    | -0.3     | V <sub>DD</sub> + 0.3 |      |  |
| Continuous power dissipation S |                                                                                     | See Ther | mal Information       |      |  |
| Storage tempe                  | rage temperature, T <sub>stg</sub> -65 150                                          |          | 150                   | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to network ground terminal.

#### 6.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22- $\rm C101^{(2)}$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

typical values for all parameters are at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C; all temperature limits are specified by design

|                       |                                |                                                                                                            | MIN  | NOM | MAX      | UNIT             |
|-----------------------|--------------------------------|------------------------------------------------------------------------------------------------------------|------|-----|----------|------------------|
| V <sub>DD</sub>       | Supply voltage                 |                                                                                                            | 3.0  | 3.3 | 3.6      | V                |
| VIH                   | Input high voltage             | Control Pins                                                                                               | 2.0  |     | $V_{DD}$ | V                |
| V <sub>IL</sub>       | Input low voltage              | Control Pins                                                                                               | -0.1 |     | 0.8      | V                |
| V <sub>I/O_Diff</sub> | Differential voltage           | Switch I/O differential voltage for High-bandwidth signal path only: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) | 0    |     | 1.8      | V <sub>p-p</sub> |
| V <sub>I/O_CM</sub>   | Common voltage                 | Switch I/O common mode voltage for High-bandwidth signal path only: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n)  | 0    |     | 2.0      | V                |
| T <sub>A</sub>        | Operating free-air temperature |                                                                                                            | 0    |     | 70       | °C               |

#### HD3SS6126

ZHCSBS1A-NOVEMBER 2013-REVISED AUGUST 2015

### 6.4 Thermal Information

|                       |                                                             | HD3SS6126  |      |
|-----------------------|-------------------------------------------------------------|------------|------|
|                       | THERMAL METRIC                                              | RUA (WQFN) | UNIT |
|                       |                                                             | 42 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance                      | 53.8       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                   | 38.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                        | 27.4       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter <sup>(1)</sup>   | 5.6        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter <sup>(1)</sup> | 27.3       | °C/W |

(1) For more information about traditional and new thermal metrics, see *Semiconductor and IC Package Thermal Metrics* application report, SPRA953. Test conditions for  $\Psi_{JB}$  and  $\Psi_{JT}$  are clarified in the application report.

## 6.5 Electrical Characteristics – Device Parameters

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                           | TEST CONDITIONS                                                                                                          | MIN TYP | MAX | UNIT |
|-----------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| I <sub>CC</sub> | Supply current                      | $V_{DD} = 3.6 \text{ V}, \text{ SEL} = V_{DD} / \text{GND}; \overline{\text{OE}} = \text{GND}; \text{ Outputs Floating}$ | 2.4     | 3   | mA   |
| SEL             |                                     |                                                                                                                          |         |     |      |
| I <sub>IH</sub> | Input high current                  | $V_{DD} = 3.6 \text{ V}, \text{ V}_{IN} = \text{V}_{DD}$                                                                 |         | 95  | μA   |
| IIL             | Input high current                  | $V_{DD} = 3.6 \text{ V}, V_{IN} = \text{GND}$                                                                            |         | 1   | μA   |
| HS_C            | DE                                  | ·                                                                                                                        |         |     |      |
| I <sub>IH</sub> | Input high current                  | $V_{DD} = 3.6 \text{ V}, \text{ V}_{IN} = \text{V}_{DD}$                                                                 |         | 1   | μA   |
| IIL             | Input high current                  | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                                                           |         | 1   | μA   |
| SSAO            | 0/1, SSB0/1, SSC0/1                 |                                                                                                                          | •       |     |      |
|                 | High-impedance leakage<br>K current | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V, $V_{OUT}$ = 2 V,<br>(I <sub>LK</sub> on open outputs Port B and C)                     |         | 130 |      |
| I <sub>LK</sub> |                                     | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V, $V_{OUT}$ = 2 V,<br>(I <sub>LK</sub> on open outputs Port A)                           |         | 4   | μA   |
| HSA,            | HSB, HSC                            |                                                                                                                          |         |     |      |
| I <sub>LK</sub> | High-impedance leakage current      | $V_{DD} = 3.6 \text{ V}, V_{IN} = 0 \text{ V}, V_{OUT} = 0 \text{ V} \text{ to } 4 \text{ V}, HS_{OE}_{IN} = GND$        |         | 1   | μA   |

# 6.6 Electrical Characteristics – Signal Switch Parameters

| under recommended operating conditions; R <sub>L</sub> | $R_{oo} = 50.0$ C <sub>i</sub> = 10 pF (ii | nless otherwise noted) |
|--------------------------------------------------------|--------------------------------------------|------------------------|
| and of recommended operating contailering, re          | 100 = 00 = 10 pr (0)                       |                        |

|                      | PARAMETER                                                              | TEST CONDITIONS                                                                            | MIN | TYP   | MAX  | UNIT |
|----------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-------|------|------|
| SSA0/1(p/n           | ), SSB0/1(p/n), SSC0/1(p/n) Signal Pa                                  | th                                                                                         |     |       |      |      |
| C <sub>ON</sub>      | Outputs ON capacitance                                                 | $V_{IN} = 0 V$ , outputs open, switch ON                                                   |     | 1.5   |      | pF   |
| C <sub>OFF</sub>     | Outputs OFF capacitance                                                | $V_{IN} = 0 V$ , outputs open, switch OFF                                                  |     | 1     |      | pF   |
| R <sub>ON</sub>      | Output ON resistance                                                   | $V_{DD} = 3.3 \text{ V}, V_{CM} = 0 \text{ V} - 2 \text{ V},$<br>$I_{O} = -8 \text{ mA}$   |     | 5     | 8    | Ω    |
| ΔR <sub>ON</sub>     | ON resistance match between pairs of the same channel                  | $V_{DD} = 3.3 \text{ V}; 0 \text{ V} \le V_{IN} \le 2 \text{ V};$<br>$I_O = -8 \text{ mA}$ |     |       | 0.7  | Ω    |
| R <sub>FLAT_ON</sub> | ON resistance flatness<br>(R <sub>ON(MAX)</sub> – R <sub>ON(MIN)</sub> | $V_{DD} = 3.3 \text{ V}; -0 \text{ V} \le V_{IN} \le 2 \text{ V}$                          |     |       | 1.15 | Ω    |
|                      |                                                                        | f = 0.3 MHz                                                                                |     | -25   |      |      |
| R <sub>L</sub>       | Differential return loss<br>(V <sub>CM</sub> = 0 V)                    | f = 2.5 GHz                                                                                |     | -11   |      |      |
|                      | (*CM = 3 *)                                                            | f = 4 GHz                                                                                  |     | -11   |      |      |
|                      |                                                                        | f = 0.3 MHz                                                                                |     | -85   |      |      |
| X <sub>TALK</sub>    | Differential crosstalk<br>(V <sub>CM</sub> = 0 V)                      | f = 2.5 GHz                                                                                |     | -35   |      | dB   |
|                      | (*CM = 0 *)                                                            | f = 4 GHz                                                                                  |     | -33   |      |      |
|                      |                                                                        | f = 0.3 MHz                                                                                |     | -85   |      |      |
| O <sub>IRR</sub>     | Differential off-isolation<br>(V <sub>CM</sub> = 0 V)                  | f = 2.5 GHz                                                                                |     | -23   |      | dB   |
|                      | (VCM = 0, V)                                                           | f = 4 GHz                                                                                  |     | -21   |      |      |
| IL                   |                                                                        | f = 0.3 MHz                                                                                |     | -0.43 |      |      |
|                      | Differential insertion loss<br>(V <sub>CM</sub> = 0 V)                 | f = 2.5 GHz                                                                                |     | -1.1  |      | dB   |
|                      | $(V_{CM} = 0, V)$                                                      | f = 4 GHz                                                                                  |     | -1.3  |      |      |
| BW                   | Bandwidth                                                              | At –3 dB                                                                                   |     | 10    |      | GHz  |
| HSA(p/n), H          | ISB(p/n), HSC(p/n) SIGNAL PATH                                         | ·                                                                                          |     |       |      |      |
| C <sub>ON</sub>      | Outputs ON capacitance                                                 | V <sub>IN</sub> = 0 V, Outputs Open, Switch ON                                             |     | 6     | 7.5  | pF   |
| C <sub>OFF</sub>     | Outputs OFF capacitance                                                | V <sub>IN</sub> = 0 V, Outputs Open, Switch OFF                                            |     | 3.5   | 6    | pF   |
| D                    |                                                                        | $V_{DD} = 3 \text{ V},  V_{IN} = 0 \text{ V},$ $I_O = 30 \text{ mA}$                       |     | 3     | 6    |      |
| R <sub>ON</sub>      | Output ON resistance                                                   | $V_{DD} = 3 V, V_{IN} = 2.4 V,$<br>$I_{O} = 30 mA$                                         |     | 3.4   | 6    | Ω    |
|                      | ON resistance match between pairs                                      | $V_{DD} = 3 \text{ V};  V_{IN} = 0 \text{ V};$ $I_O = 30 \text{ mA}$                       |     | 0.2   |      | 0    |
| ΔR <sub>ON</sub>     | of the same channel                                                    | $V_{DD} = 3 \text{ V}; V_{IN} = 1.7 \text{ V};$<br>$I_{O} = -15 \text{ mA}$                |     |       |      | Ω    |
| P                    | ON resistance flatness                                                 | $V_{DD} = 3 \text{ V};  V_{IN} = 0 \text{ V};$ $I_O = 30 \text{ mA}$                       |     | 1     |      | Ω    |
| R <sub>FLAT_ON</sub> | (R <sub>ON(MAX)</sub> - R <sub>ON(MIN)</sub>                           | $V_{DD} = 3 \text{ V}; V_{IN} = 1.7 \text{ V};$<br>$I_{O} = -15 \text{ mA}$                |     | 1     |      | 12   |
| X <sub>TALK</sub>    | Differential crosstalk ( $V_{CM} = 0 V$ )                              | $R_L = 50 \Omega$ , f = 250 MHz                                                            |     | -40   |      | dB   |
| O <sub>IRR</sub>     | Differential off-isolation ( $V_{CM} = 0 V$ )                          | $R_L = 50 \Omega$ , f = 250 MHz                                                            |     | -41   |      | dB   |
| BW                   | Bandwidth                                                              | R <sub>L</sub> = 50 Ω                                                                      |     | 0.9   |      | GHz  |

ZHCSBS1A-NOVEMBER 2013-REVISED AUGUST 2015

#### 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                                   | PARAMETER                         | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |  |  |
|---------------------------------------------------|-----------------------------------|-----------------------------------------------|-----|-----|-----|------|--|--|
| SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) Signal Path |                                   |                                               |     |     |     |      |  |  |
| t <sub>on</sub>                                   | SEL-to-Switch ton                 | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 1 |     | 70  | 250 | ns   |  |  |
| t <sub>off</sub>                                  | SEL-to-Switch toff                | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 1 |     | 70  | 250 | ns   |  |  |
| t <sub>PD</sub>                                   | Switch propagation delay          | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 85  | ps   |  |  |
| t <sub>SK(O)</sub>                                | Interpair output skew (CH-CH)     | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 20  | ps   |  |  |
| t <sub>SK(b-b)</sub>                              | Intrapair Output Skew (bit-bit)   | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 8   | ps   |  |  |
| HSA(p/n)                                          | ), HSB(p/n), HSC(p/n) SIGNAL PATH |                                               |     |     |     |      |  |  |
|                                                   | SEL to Switch t <sub>ON</sub>     | See Figure 2                                  |     |     | 30  |      |  |  |
| t <sub>ON</sub>                                   | HS_OE to Switch t <sub>ON</sub>   | See Figure 2                                  |     |     | 17  | ns   |  |  |
|                                                   | SEL to Switch t <sub>OFF</sub>    | See Figure 2                                  |     |     | 12  |      |  |  |
| t <sub>OFF</sub>                                  | HS_OE to Switch t <sub>OFF</sub>  | See Figure 2                                  |     |     | 10  | ns   |  |  |
| t <sub>PD</sub> <sup>(1)</sup>                    | Switch propagation delay          | See Figure 3                                  |     | 250 |     | ps   |  |  |
| t <sub>SK(O)</sub> <sup>(1)</sup>                 | Interpair output skew (CH-CH)     |                                               |     | 100 | 200 | ps   |  |  |
| t <sub>SK(P)</sub> <sup>(1)</sup>                 | Intrapair Output Skew (bit-bit)   |                                               |     | 100 | 200 | ps   |  |  |

(1) Specified by design



Figure 1. Select to Switch tooN and toFF



<sup>(1)</sup> All input pulses are supplied by generators have the following characteristics: PRR  $\leq$  10 MHZ, Z<sub>0</sub> = 50  $\Omega$ , t<sub>f</sub>< 5 ns, t<sub>f</sub>< 5 ns. <sup>(2)</sup> C<sub>L</sub> includes probe and jig capacitance.

# Figure 2. Turnon ( $t_{ON}$ ) and Turnoff Time ( $t_{OFF}$ )



- 1. Measurements based on an ideal input with zero intrapair skew on the input, i.e. the input at A to B/C or the input at B/C to A
- 2. Interpair skew is measured from lane to lane on the same channel, e.g. C0 to C1
- 3. Intrapair skew is defined as the relative difference from the p and n signals of a single lane



## 6.8 Typical Characteristics



# 7 Detailed Description

## 7.1 Overview

The HD3SS6126 is a USB 3.0 and USB 2.0 differential switch, it is designed to support data rates up to 10 Gbps on high-bandwidth paths (SS), it is also suitable for DisplayPort, PCIe Gen1/2/3, SATA 1.5/3/6G, SAS 1.5/3/6G and XAUI applications. The device uses a unique adaptation method to maintain a constant channel impedance over the supported common-mode voltage range, resulting in an excellent high-bandwidth path dynamic characteristics (at 2.5 GHz; Crosstalk = -35 dB, Isolation = -23 dB, Insertion Loss = -1.1 dB, Return Loss = -11 dB).

### 7.2 Functional Block Diagram



### 7.3 Feature Description

The HD3SS6126 can be powered by VBUS from the USB Host, and is capable of selecting USB2 independently from USB3. Although the main application of the HD3SS6126 is USB3.0/2.0, the device also supports common interfaces such as PCIe Gen1 and Gen2, DP and SATA/SAS applications. The device is able to support these additional interfaces because of its support of data rates up to 5.4 Gbps and common-mode voltages from 0 V to 2 V with a maximum signal swing of 1.8 V. All of these applications use an 8b or 10b coding technique to achieve DC balance and facilitate terminal equipment.

#### NOTE

The device may need AC capacitors and additional bias voltage to support the PCIe Gen1 and Gen2 interfaces.

## 7.4 Device Functional Modes

| 051 |                | USB 3.0 PORT SELECTION |                |
|-----|----------------|------------------------|----------------|
| SEL | SSA0/1         | SSB0/1                 | SSC0/1         |
| 0   | To/From SSB0/1 | To/From SSA0/1         | Off            |
| 1   | To/From SSC0/1 | Off                    | To/From SSA0/1 |

#### Table 2. Truth Table USB 2.0 High-Speed, Full-Speed, Low-Speed Path

| HS_OE | SEL |             | USB 2.0 Port Selection |             |
|-------|-----|-------------|------------------------|-------------|
| HS_UE | JEL | HSA         | HSB                    | HSC         |
| 0     | 0   | To/From HSB | To/From HSA            | Off         |
| 0     | 1   | To/From HSC | Off                    | To/From HSA |
| 1     | Х   | Off         | Off                    | Off         |

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

A typical application for the HD3SS6126 is a USB 3.0 KVM switch, where one of two USB hosts system can be selected for an USB device. These guidelines are also suitable for PCIe(Gen1,Gen2), SATA, XAUI and DP, since the HD3SS6126 device is fully compatible with these protocols.

### 8.2 Typical Application



Figure 6. Two Signal Sources to One Destination



Figure 7. One Signal Sources to Two Destination

## **Typical Application (continued)**

#### 8.2.1 Design Requirements

Power supply requirements:

• V<sub>DD</sub> from 3 V to 3.6 V

Control pins requirements

- V<sub>IH</sub> from 2 V to V<sub>DD</sub>
- V<sub>IL</sub> from –0.1 V to 0.8 V

Differential pairs requirements:

- V<sub>I/O\_Diff</sub> from 0 V to 1.8 Vp-p
- V<sub>I/O\_CM</sub> from 0 V to 2 V

 $T_A$  Operating free-air temperature from 0°C to 70°C

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Power Supply

The first step is to design the power supply and determine the V<sub>CC</sub> stability and minimum current required (see *Power Supply Recommendations*).

#### 8.2.2.2 Differential Pairs

All of the interfaces the HD3SS6126 device supports require AC coupling between the transmitter and receiver. TI recommends using 0402-sized capacitors to provide AC coupling, but 0603-sized capacitors are also acceptable. Both 0805-sized capacitors and C-packs should be avoided. Best practice is to place AC-coupling capacitors symmetrically. A capacitor value of 0.1uF is best and the value should be matched for the +/-signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

All differential pairs must have a matched impedance according to the implemented protocol:  $100-\Omega$  differential (±10%) for PCIe and  $90-\Omega$  differential (±15%) for USB 2.0 and USB 3.0.

The control logic can be implemented by use of an external control processor or by using a simple selector switch. TI recommends using  $5-k\Omega$  pullup and pulldown resistors on the control signals, if they are included. The control logic must not violate the input voltage parameters outlined in the *Recommended Operating Conditions* table.



### 8.2.3 Application Curves

## 9 Power Supply Recommendations

The power supply must provide a constant voltage with a 10% maximum variation of the nominal value, and has to be able to provide at least 3 mA for the HD3SS6126 only (based on the maximum power consumption). It is also possible to provide the power supply from VBUS from the Host, just by including a voltage regulator powered through VBUS. Each  $V_{CC}$  pin must have a 0.1-µF bypass capacitor placed as closely as possible. TI recommends including two extra capacitors in parallel, which should be also placed as closely as possible to the  $V_{CC}$  pin. The suggested values for these extra capacitors are 1 µF and 0.01 µF.

## 10 Layout

#### 10.1 Layout Guidelines

Generally, impedance match becomes critical in such high-speed signal applications to avoid reflection. Each differential-signal pair must have a differential impedance of about 90  $\Omega \pm 15\%$  (for PCIe or DP, 100  $\Omega \pm 10\%$ ) with single-end signal impedance about 50  $\Omega$  to ground. Usually, Microstrip is used to accomplish impedance match. Four layers are recommended for a low-EMI PCB design. shows physical geometries of differential traces to form Microstrip. In order to better maintain signal integrity, reference the following:

- 1. Route high-speed differential signals on the top layer with a solid ground layer under them to accomplish controlled impedance, while avoiding vias and stubs which may cause impedance discontinuities. If vias must be used, make sure the space of the vias is as minimal as possible.
- 2. Be sure both the length of differential traces and the length of differential signal pairs are matched in order to reduce intrapair skew and interpair skew separately which also does good to low EMI. TI recommends keeping the space of the traces of the differential signal the same across the entire length of the trace to keep impedance match and reduce EMI.
- 3. Route low-speed, but fast-edged control signals on the bottom layer to minimize the crosstalk of the high-speed signal.
- 4. For other adjacent signal traces on the same layer, make distance  $L \ge 3$  S to facilitate impedance match.
- 5. TI reccommends using 45° bends instead of 90° bends in order to maintain signal integrity and low EMI.



## 10.2 Layout Examples

Figure 10. PCB Layers Example

## Layout Examples (continued)



Figure 11. USB Signals Routing Example

## 11 器件和文档支持

#### 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 商标

E2E is a trademark of Texas Instruments. PCI Express is a trademark of PCI-SIG. All other trademarks are the property of their respective owners.

#### 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损 、伤。

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用 此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用 的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

应用

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

| 数字音频          | 通信与电信        |
|---------------|--------------|
| 放大器和线性器件      | 计算机及周边       |
| 数据转换器         | 消费电子         |
| DLP®产品        | 能源           |
| DSP - 数字信号处理器 | 工业应用         |
| 时钟和计时器        | 医疗电子         |
| 接口            | 安防应用         |
| 逻辑            | 汽车电子         |
| 电源管理          | 视频和影像        |
| 微控制器 (MCU)    |              |
| RFID 系统       |              |
| OMAP应用处理器     |              |
| 无线连通性         | 德州仪器在线技术支持社区 |
|               |              |

10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| HD3SS6126RUAR    | ACTIVE        | WQFN         | RUA                | 42   | 3000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | 0 to 70      | HD3SS6126               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

20-May-2016

#### TAPE AND REEL INFORMATION



HD3SS6126RUAR



**B0** 

(mm)

9.3

3.8

**P1** 

(mm)

8.0

K0

(mm)

1.0

w

(mm)

16.0

Pin1

Quadrant

Q1

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



330.0

16.4

| *All dimensions are nominal |   |                    |  |                          |                          |            |
|-----------------------------|---|--------------------|--|--------------------------|--------------------------|------------|
| Device                      | • | Package<br>Drawing |  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) |

42

3000

RUA

WQFN

# PACKAGE MATERIALS INFORMATION

20-May-2016



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| HD3SS6126RUAR | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 38.0        |

# **RUA 42**

9 x 3.5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RUA0042A**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

# **RUA0042A**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# **RUA0042A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司