**DRV8833C** ZHCSCV7-AUGUST 2014 # DRV8833C 双路 H 桥电机驱动器 #### 特性 - 带电流控制的双H桥电机驱动器 - 1个或2个直流电机或者1个步进电机 - 低导通电阻: 高侧 + 低侧 (HS + LS) = 1735mΩ (25°C 时的典型值) - 输出电流能力(V<sub>M</sub> = 5V, 25℃ 时) - 散热薄型小外形尺寸 PWP (HTSSOP) 封装 - 每个 H 桥的均方根 (RMS) 电流为 0.7A, 峰 值 1A - 并行模式下 RMS 为 1.4A - 四方扁平无引线 RTE (QFN) 封装 - 每个 H 桥的均方根 (RMS) 电流为 0.6A, 峰 值 1A - 并行模式下 RMS 为 1.2A - 宽电源电压范围 - 2.7V 至 10.8V - 集成电流调节 - 简易脉宽调制 (PWM) 接口 - 1.6µA 低电流睡眠模式(电压 5V 时) - 小型封装尺寸 - 16HTSSOP (PowerPAD<sup>TM</sup>) $5.00 \times 6.40$ mm - 16 QFN (PowerPAD) 3.00 x 3.00mm - 保护特性 - V<sub>M</sub> 欠压闭锁 (UVLO) - 过流保护 (OCP) - 热关断 (TSD) - 故障指示引脚 (nFAULT) #### 2 应用 - 销售点打印机 - 视频安保摄像机 - 办公自动化设备 - 游戏机 - 机器人 - 电池供电式玩具 #### 3 说明 DRV8833C 为玩具、打印机及其他机电一体化应用提 供了一款双桥电机驱动器解决方案。 该器件具有两个 H 桥驱动器, 能够驱动两个直流电刷 电机、一个双极性步进电机、螺线管或其它电感性负 载。 每个 H 桥输出都包括一对 N 通道和 P 通道金属氧化物 半导体场效应晶体管 (MOSFET) 以及用于调节绕组电 流的电路。 借助正确的印刷电路板 (PCB) 设 计, DRV8833C 的每个 H 桥能够持续驱动高达 700mA RMS (或 DC) (在 25°C 采用 5V V<sub>M</sub> 电源 时)。该器件可支持每个 H 桥高达 1A 的峰值电流。 在较低的 $V_M$ 电压条件下,电流能力略有下降。 输出引脚发生故障时,还可提供用于过流保护、短路保 护、UVLO 和过热保护的内部关断功能。 另外,还提 供了一种低功耗睡眠模式。 器件信息(1) | 11111111111111111111111111111111111111 | | | | | | |----------------------------------------|-----------------------|-----------------|--|--|--| | 部件号 | 封装 | 封装尺寸 (标称值) | | | | | | HTSSOP (16) | 5.00mm x 6.40mm | | | | | DRV8833C | 四方扁平无引线<br>(QFN) (16) | 3.00mm x 3.00mm | | | | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 # 目录 | 1 | 特性1 | | 7.3 Feature Description | 9 | |---|--------------------------------------|----|-----------------------------------------------------|------| | 2 | 应用 | | 7.4 Device Functional Modes | . 1 | | 3 | 说明1 | 8 | Application and Implementation | . 14 | | 4 | 修订历史记录 2 | | 8.1 Application Information | . 14 | | 5 | Pin Configuration and Functions | | 8.2 Typical Application | . 14 | | 6 | Specifications | 9 | Power Supply Recommendations | . 1 | | ٠ | 6.1 Absolute Maximum Ratings | | 9.1 Sizing Bulk Capacitance for Motor Drive Systems | . 1 | | | 6.2 Handling Ratings | 10 | Layout | . 18 | | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | . 18 | | | 6.4 Thermal Information | | 10.2 Layout Example | | | | 6.5 Electrical Characteristics | 11 | 器件和文档支持 | . 19 | | | 6.6 Typical Characteristics | | 11.1 商标 | . 19 | | 7 | Detailed Description | | 11.2 静电放电警告 | | | | 7.1 Overview 8 | | 11.3 术语表 | . 19 | | | 7.2 Functional Block Diagram | 12 | 机械封装和可订购信息 | . 19 | # 4 修订历史记录 | 日期 | 修订版本 | 注释 | |------------|------|-------| | 2014 年 8 月 | * | 最初发布。 | ## 5 Pin Configuration and Functions ### **Pin Functions** | | PIN | | | | unctions | | | |----------------|--------|-----|------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--| | NAME | PWP | RTE | TYPE | | DESCRIPTION | | | | POWER A | ND GRO | UND | | | | | | | GND | 13 | 11 | PWR | Device ground | Both the GND pin and device PowerPAD must be connected to ground | | | | VINT | 14 | 12 | _ | Internal regulator (3.3 V) | Internal supply voltage; bypass to GND with 2.2-µF, 6.3-V capacitor | | | | V <sub>M</sub> | 12 | 10 | PWR | Power supply | Connect to motor supply voltage; bypass to GND with a 10- $\mu$ F (minimum) capacitor rated for $V_{M}$ | | | | CONTROL | - | | | | | | | | AIN1 | 16 | 14 | | Li bridge A DIMM input | Controls the state of AOLITA and AOLITA internal muldows | | | | AIN2 | 15 | 13 | 1 1 | H-bridge A PWM input | Controls the state of AOUT1 and AOUT2; internal pulldown | | | | BIN1 | 9 | 7 | | Li bridge D. DWM input | Controls the state of DOLITA and DOLITA internal muldows | | | | BIN2 | 10 | 8 | ' | H-bridge B PWM input | Controls the state of BOUT1 and BOUT2; internal pulldown | | | | nSLEEP | 1 | 15 | 1 | Sleep mode input Logic high to enable device; logic low to enter low-power sleep r internal pulldown | | | | | STATUS | | | | | | | | | nFAULT | 8 | 6 | OD | Fault indication pin | Pulled logic low with fault condition; open-drain output requires an external pullup | | | | OUTPUT | | | | | | | | | AISEN | 3 | 1 | 0 | Bridge A sense | Sense resistor to GND sets PWM current regulation level (see <i>PWM Motor Drivers</i> ) | | | | AOUT1 | 2 | 16 | 0 | Dridge A systemat | Desitive consent is ACUTA ACUTO | | | | AOUT2 | 4 | 2 | 0 | Bridge A output | Positive current is AOUT1 → AOUT2 | | | | BISEN | 6 | 4 | 0 | Bridge B sense | Sense resistor to GND sets PWM current regulation level (see <i>PWM Motor Drivers</i> ) | | | | BOUT1 | 7 | 5 | 0 | Pridge P output | Positive current is BOUT1 → BOUT2 | | | | BOUT2 | 5 | 3 | U | Bridge B output | FUSITIVE CUITETIL IS DOUT 1 → DOUT 2 | | | #### **External Components** | Component | Pin 1 | Pin 2 | Recommended | |---------------------|---------------------|--------|-----------------------------------------------------------------| | C <sub>VM</sub> | V <sub>M</sub> | GND | 10-μF <sup>(1)</sup> ceramic capacitor rated for V <sub>M</sub> | | C <sub>VINT</sub> | VINT | GND | 6.3-V, 2.2-μF ceramic capacitor | | R <sub>nFAULT</sub> | VINT <sup>(2)</sup> | nFAULT | >1 kΩ | | R <sub>AISEN</sub> | AISEN | GND | Sense resistor, see <i>Typical Application</i> for sizing | | R <sub>BISEN</sub> | BISEN | GND | Sense resistor, see <i>Typical Application</i> for sizing | - Proper bulk capacitance sizing depends on the motor power. - nFAULT may be pulled up to an external supply rated < 5.5 V. ### **Specifications** #### 6.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |---------|---------------------------------------------------------------|--------|--------------------|------| | | Power supply (V <sub>M</sub> ) | -0.3 | 11.8 | V | | | Internal regulator (VINT) | -0.3 | 3.8 | V | | | Control pins (AIN1, AIN2, BIN1, BIN2, nSLEEP, nFAULT) | -0.3 | 7 | V | | Voltage | Continuous phase node pins (AOUT1, AOUT2, BOUT1, BOUT2) | -0.3 | $V_{M} + 0.5$ | V | | | Pulsed 10 µs phase node pins (AOUT1, AOUT2, BOUT1, BOUT2) | -1 | V <sub>M</sub> + 1 | V | | | Continuous shunt amplifier input pins (AISEN, BISEN) | -0.3 | 0.5 | V | | | Pulsed 10 µs shunt amplifier input pins (AISEN, BISEN) | -1 | 1 | V | | | Peak drive current (AOUT1, AOUT2, BOUT1, BOUT2, AISEN, BISEN) | Intern | ally limited | Α | | TJ | Operating junction temperature | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------|-------|------|------| | T <sub>stg</sub> | Storage temper | rature range | -65 | 150 | °C | | ., | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | -2000 | 2000 | ., | | V <sub>(ESD)</sub> | discharge Charged device model (CDM), per JEDEC specification JESD22-C101, all pins | -1000 | 1000 | V | | - JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------|-------------------------------------------|-----|-----|------| | $V_{M}$ | Power supply voltage range <sup>(1)</sup> | Power supply voltage range <sup>(1)</sup> | | | V | | $V_{I}$ | Logic level input voltage | | 0 | 5.5 | V | | | Motor RMS current <sup>(2)</sup> | PWP package | 0 | 0.7 | Α | | I <sub>RMS</sub> | Motor RMS current | RTE package | 0 | 0.6 | Α | | $f_{PWM}$ | Applied PWM signal to AlN1, AlN2, BlN1, or BlN2 | | 0 | 200 | kHz | | T <sub>A</sub> | Operating ambient temperature | | -40 | 85 | °C | - Note that when $V_M$ is below 5 V, $R_{\text{DS(ON)}}$ increases and maximum output current is reduced. Power dissipation and thermal limits must be observed. ### 6.4 Thermal Information | | | DRV8 | DRV8833C | | | | |----------------------|----------------------------------------------|---------|----------|-------|--|--| | | THERMAL METRIC <sup>(1)</sup> | HTSSOP | QFN | UNIT | | | | | | 16 PINS | 16 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 40.5 | 44.7 | | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 32.9 | 48.5 | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 28.8 | 16.8 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.6 | 0.7 | 10/00 | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 11.5 | 16.7 | | | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.8 | 4.2 | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|------------------------------------------|--------------------------------------------------------------------------|-----|------|------|-------|--| | POWER S | SUPPLIES (V <sub>M</sub> , VINT) | | | | | | | | V <sub>M</sub> | V <sub>M</sub> operating voltage | | 2.7 | | 10.8 | V | | | I <sub>VM</sub> | V <sub>M</sub> operating supply current | V <sub>M</sub> = 5 V, xINx low, nSLEEP high | | 1.7 | 3 | mA | | | $I_{VMQ}$ | V <sub>M</sub> sleep mode supply current | V <sub>M</sub> = 5 V, nSLEEP low | | 1.6 | 2.7 | μΑ | | | t <sub>SLEEP</sub> | Sleep time | nSLEEP low to sleep mode | | 10 | | μs | | | t <sub>WAKE</sub> | Wake-up time | nSLEEP high to output transition | | 155 | | μs | | | t <sub>ON</sub> | Turn-on time | V <sub>M</sub> > V <sub>UVLO</sub> to output transition | | 25 | | μs | | | VINT | Internal regulator voltage | V <sub>M</sub> = 5 V | 3 | 3.3 | 3.6 | V | | | CONTRO | L INPUTS (AIN1, AIN2, BIN1, BIN2, | nSLEEP) | | | | | | | \/ | Input logic low voltage | xINx | 0 | | 0.7 | V | | | $V_{IL}$ | Input logic low voltage | nSLEEP | 0 | | 0.5 | V | | | V | lanut logic high voltage | xINx | 2 | | 5.5 | 5.5 V | | | $V_{IH}$ | Input logic high voltage | nSLEEP | 2.5 | | 5.5 | 5.5 V | | | V <sub>HYS</sub> | Input logic hysteresis | | 350 | 400 | 650 | mV | | | I <sub>IL</sub> | Input logic low current | V <sub>IN</sub> = 0 V | -1 | | 1 | μA | | | I <sub>IH</sub> | Input logic high current | V <sub>IN</sub> = 5 V | | | 50 | μA | | | _ | Dulldaum vasistanas | xINx | 100 | 150 | 250 | kO | | | R <sub>PD</sub> | Pulldown resistance | nSLEEP | 380 | 500 | 750 | kΩ | | | t <sub>DEG</sub> | Input deglitch time | | | 575 | | ns | | | t <sub>PROP</sub> | Propagation delay INx to OUTx | V <sub>M</sub> = 5 V | | 1.2 | | μs | | | CONTRO | L OUTPUTS (nFAULT) | | | | | | | | V <sub>OL</sub> | Output logic low voltage | I <sub>O</sub> = 5 mA | | | 0.5 | V | | | I <sub>OH</sub> | Output logic high leakage | $R_{PULLUP} = 1 k\Omega$ to 5 V | -1 | | 1 | μΑ | | | MOTOR [ | DRIVER OUTPUTS (AOUT1, AOUT2, | BOUT1, BOUT2) | | | | | | | | | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 25°C | | 1180 | | | | | D | High side EET on registance | $V_M = 5 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}C^{(1)}$ | | 1400 | 1475 | mΩ | | | R <sub>DS(ON)</sub> | High-side FET on-resistance | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 25°C | | 1550 | | mΩ | | | | | $V_M = 2.7 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}\text{C}^{(1)}$ | | 1875 | 1975 | | | | | | V <sub>M</sub> = 5 V, I = 0.2 A, T <sub>A</sub> = 25°C | | 555 | | | | | D | Low side FFT or resistance | $V_M = 5 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}C^{(1)}$ | | 675 | 705 | | | | R <sub>DS(ON)</sub> | Low-side FET on-resistance | V <sub>M</sub> = 2.7 V, I = 0.2 A, T <sub>A</sub> = 25°C | | 635 | | mΩ | | | | | $V_M = 2.7 \text{ V}, I = 0.2 \text{ A}, T_A = 85^{\circ}\text{C}^{(1)}$ | | 775 | 815 | | | <sup>(1)</sup> Not tested in production; based on design and characterization data ## **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------|----------------------------------------|------------------------------------------------------|-----|-----|-----|------|--| | I <sub>OFF</sub> | Off-state leakage current | V <sub>M</sub> = 5 V | -1 | | 1 | μΑ | | | t <sub>RISE</sub> | Output rise time | $V_M = 5 \text{ V}; R_L = 16 \Omega \text{ to GND}$ | | 70 | | ns | | | t <sub>FALL</sub> | Output fall time | $V_M = 5 \text{ V}; R_L = 16 \Omega \text{ to } V_M$ | | 80 | | ns | | | t <sub>DEAD</sub> | Output dead time | Internal dead time | | 450 | | ns | | | PWM CUR | RENT CONTROL (AISEN, BISEN) | | | | · | | | | V <sub>TRIP</sub> | xISEN trip voltage | | 160 | 200 | 240 | mV | | | t <sub>OFF</sub> | Current control constant off time | Internal PWM constant off time | | 20 | | μs | | | PROTECTI | ON CIRCUITS | | | | · | | | | | Vdamattamatamat | V <sub>M</sub> falling; UVLO report | | | 2.6 | 5 | | | $V_{UVLO}$ | V <sub>M</sub> undervoltage lockout | V <sub>M</sub> rising; UVLO recovery | | | 2.7 | V | | | V <sub>UVLO,HYS</sub> | V <sub>M</sub> undervoltage hysteresis | Rising to falling threshold | | 90 | | mV | | | I <sub>OCP</sub> | Overcurrent protection trip level | | 1 | | | Α | | | t <sub>DEG</sub> | Overcurrent deglitch time | | | 2.3 | | μs | | | t <sub>OCP</sub> | Overcurrent protection period | | | 1.4 | | ms | | | T <sub>TSD</sub> <sup>(1)</sup> | Thermal shutdown temperature | Die temperature, T <sub>J</sub> | 150 | | | °C | | | T <sub>HYS</sub> | Thermal shutdown hysteresis | Die temperature, T <sub>J</sub> | | 20 | | °C | | ## 6.6 Typical Characteristics ### 7 Detailed Description #### 7.1 Overview The DRV8833C device is an integrated motor driver solution for brushed DC or bipolar stepper motors. The device integrates two PMOS + NMOS H-bridges and current regulation circuitry. The DRV8833C can be powered with a supply voltage from 2.7 to 10.8 V and can provide an output current up to 700 mA RMS. A simple PWM interface allows easy interfacing to the controller circuit. The current regulation is a 20-µs fixed off-time slow decay. The device includes a low-power sleep mode, which lets the system save power when not driving the motor. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 PWM Motor Drivers The DRV8833C contains drivers for two full H-bridges. Figure 6 shows a block diagram of the circuitry. Figure 6. H-Bridge and Current-Chopping Circuitry #### 7.3.2 Bridge Control and Decay Modes The AIN1 and AIN2 input pins control the state of the AOUT1 and AOUT2 outputs; similarly, the BIN1 and BIN2 input pins control the state of the BOUT1 and BOUT2 outputs (see Table 1). | xIN1 | xIN2 | xOUT1 | xOUT2 | FUNCTION | |------|------|-------|-------|--------------------| | 0 | 0 | Z | Z | Coast / fast decay | | 0 | 1 | L | Н | Reverse | | 1 | 0 | Н | L | Forward | | 1 | 1 | L | L | Brake / slow decay | Table 1. H-Bridge Logic The inputs can also be used for PWM control of the motor speed. When controlling a winding with PWM and the drive current is interrupted, the inductive nature of the motor requires that the current must continue to flow (called recirculation current). To handle this recirculation current, the H-bridge can operate in two different states, fast decay or slow decay. In fast-decay mode, the H-bridge is disabled and recirculation current flows through the body diodes. In slow-decay mode, the motor winding is shorted by enabling both low-side FETs. To externally pulse-width modulate the bridge in fast-decay mode, the PWM signal is applied to one xIN pin while the other is held low; to use slow-decay mode, one xIN pin is held high. See Table 2 for more information. | xIN1 | xIN2 | FUNCTION | |------|------|-------------------------| | PWM | 0 | Forward PWM, fast decay | | 1 | PWM | Forward PWM, slow decay | | 0 | PWM | Reverse PWM, fast decay | | PWM | 1 | Reverse PWM_slow decay | Table 2. PWM Control of Motor Speed The internal current control is still enabled when applying external PWM to xIN. To disable the current control when applying external PWM, the xISEN pins should be connected directly to ground. Figure 7 show the current paths in different drive and decay modes. Figure 7. Drive and Decay Modes #### 7.3.3 Current Control The current through the motor windings may be limited, or controlled, by a 20-us constant off-time PWM current regulation, or current chopping. For DC motors, current control is used to limit the start-up and stall current of the motor. For stepper motors, current control is often used at all times. When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Note that immediately after the output is enabled, the voltage on the xISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at 3.75 us. The PWM chopping current is set by a comparator that compares the voltage across a current sense resistor connected to the xISEN pins with a reference voltage. The reference voltage, V<sub>TRIP</sub>, is is fixed at 200 mV nominally. The chopping current is calculated as in Equation 1. $$I_{CHOP} = \frac{200 \text{ mV}}{R_{XISEN}}$$ (1) Example: If a 1- $\Omega$ sense resistor is used, the chopping current will be 200 mV / 1 $\Omega$ = 200 mA. #### NOTE If current control is not needed, the xISEN pins should be connected directly to ground. #### 7.3.4 Decay Mode After the chopping current threshold is reached, the H-bridge switches to slow-decay mode. This state is held for $t_{off}$ (20 $\mu$ s) until the next cycle to turn on the high-side MOSFETs. #### 7.3.5 Slow Decay In slow-decay mode, the high-side MOSFETs are turned off and both of the low-side MOSFETs are turned on. The motor current decreases while flowing in the two low-side MOSFETs until reaching its fixed off time (typically 20 µs). After that, the high-side MOSFETs are enabled to increase the winding current again. Figure 8. Current Chopping Operation #### 7.3.6 Sleep Mode Driving nSLEEP low puts the device into a low-power sleep state. In this state, the H-bridges are disabled, all internal logic is reset, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time, $t_{WAKE}$ , needs to pass before the motor driver becomes fully operational. To make the board design simple, the nSLEEP can be pulled up to the supply $(V_M)$ . TI recommends to use a pullup resistor when this is done. This resistor limits the current to the input in case $V_M$ is higher than 6.5 V. Internally, the nSLEEP pin has a 500-k $\Omega$ resistor to GND. It also has a clamping Zener diode that clamps the voltage at the pin at 6.5 V. Currents greater than 250 $\mu$ A can cause damage to the input structure. Therefore, TI recommends a pullup resistor between 20 to 75 k $\Omega$ . #### 7.3.7 Parallel Mode The two H-bridges in the DRV8833C can be connected in parallel for double the current of a single H-bridge. The internal dead time in the DRV8833C prevents any risk of cross-conduction (shoot-through) between the two bridges due to timing differences between the two bridges. Figure 9 shows the connections. Figure 9. Parallel Mode Schematic #### 7.3.8 Protection Circuits The DRV8833C is fully protected against overcurrent, overtemperature, and undervoltage events. #### 7.3.8.1 Overcurrent Protection (OCP) An analog current limit ( $I_{OCP}$ ) circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time ( $t_{DEG}$ ), all FETs in the H-bridge are disabled and the nFAULT pin is driven low. The driver is re-enabled after the OCP retry period ( $t_{OCP}$ ) has passed. nFAULT becomes high again after the retry time. If the fault condition is still present, the cycle repeats. If the fault is no longer present, normal operation resumes and nFAULT remains deasserted. Note that only the H-bridge in which the OCP is detected will be disabled while the other bridge functions normally. Overcurrent conditions are detected independently on both high-side and low-side devices; a short to ground, supply, or across the motor winding all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, so it functions even without presence of the xISEN resistors. #### 7.3.8.2 Thermal Shutdown (TSD) If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled and the nFAULT pin is driven low. After the die temperature has fallen below the specified hysteresis (T<sub>HYS</sub>), operation automatically resumes. The nFAULT pin is released after operation has resumed. #### 7.3.8.3 UVLO If at any time the voltage on the $V_M$ pin falls below the UVLO threshold voltage, $V_{UVLO}$ , all circuitry in the device is disabled, and all internal logic is reset. Operation resumes when $V_M$ rises above the UVLO threshold. The nFAULT pin is not driven low during an undervoltage condition. **Table 3. Device Protection** | Fault | Condition | Error Report | H-Bridge | Internal Circuits | Recovery | |------------------------------------|-------------------------------------|--------------|----------|-------------------|-----------------------------| | V <sub>M</sub> undervoltage (UVLO) | V <sub>M</sub> < 2.6 V | None | Disabled | Disabled | $V_{M} > 2.7 \text{ V}$ | | Overcurrent (OCP) | I <sub>OUT</sub> > I <sub>OCP</sub> | FAULTn | Disabled | Operating | OCP | | Thermal Shutdown (TSD) | $T_J > T_{TSD}$ | FAULTn | Disabled | Operating | $T_{J} < T_{TSD} - T_{HYS}$ | ### 7.4 Device Functional Modes The DRV8833C is active unless the nSLEEP pin is brought logic low. In sleep mode, the H-bridge FETs are disabled (Hi-Z). Note that $t_{SLEEP}$ must elapse after a falling edge on the nSLEEP pin before the device is in sleep mode. The DRV8833C is brought out of sleep mode automatically if nSLEEP is brought logic high. Note that $t_{WAKE}$ must elapse before the outputs change state after wake-up. **Table 4. Modes of Operation** | Fault | Condition | H-Bridge | Internal Circuits | |-------------------|-------------------------|-----------|-------------------| | Operating | nSLEEP pin high | Operating | Operating | | Sleep mode | nSLEEP pin low | Disabled | Disabled | | Fault encountered | Any fault condition met | Disabled | See Table 3 | ### 8 Application and Implementation #### 8.1 Application Information The DRV8833C is used in stepper or brushed DC motor control. The following design procedure can be used to configure the DRV8833C in a bipolar stepper motor application. #### 8.2 Typical Application #### 8.2.1 Design Requirements Table 5 gives design input parameters for system design. **Example Value** Reference **Design Parameter** Supply voltage $V_{\mathsf{M}}$ 9 V Motor winding resistance $\mathsf{R}_\mathsf{L}$ 12 Ω/phase Motor winding inductance $L_{L}$ 10 mH/phase 1.8 °/step Motor full step angle $\theta_{\text{step}}$ Target stepping level 2 (half-stepping) $n_{m}$ Target motor speed ٧ 120 rpm Target chopping current 200 mA **I**CHOP Sense resistor 1 Ω R<sub>ISEN</sub> **Table 5. Design Parameters** #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Stepper Motor Speed The first step in configuring the DRV8833C requires the desired motor speed and stepping level. The DRV8833C can support full- and half-stepping modes using the PWM interface. If the target motor speed is too high, the motor does not spin. Ensure that the motor can support the target speed. For a desired motor speed (v), microstepping level ( $n_m$ ), and motor full step angle ( $\theta_{step}$ ), $$f_{\text{step}} (\text{steps/s}) = \frac{v(\text{rpm}) \times n_{\text{m}} (\text{steps}) \times 360^{\circ}/\text{rot}}{\theta_{\text{step}} (^{\circ}/\text{step}) \times 60 \text{ s/min}}$$ (2) Figure 10. Full-Step Mode Figure 11. Half-Step Mode ## 8.2.2.2 Current Regulation The chopping current ( $I_{CHOP}$ ) is the maximum current driven through either winding. This quantity depends on the sense resistor value ( $R_{XISEN}$ ). $$I_{CHOP} = \frac{200 \text{ mV}}{R_{XISEN}}$$ (3) $I_{CHOP}$ is set by a comparator which compares the voltage across $R_{XISEN}$ to a reference voltage. Note that $I_{CHOP}$ must follow Equation 4 to avoid saturating the motor. $$I_{FS} \; (A) < \frac{VM \; (V)}{R_L \; (\Omega) \; + \; R_{DS(ON)} \, HS \; (\Omega) \; + \; R_{DS(ON)} \, LS \; (\Omega)}$$ where - ullet $V_M$ is the motor supply voltage. - R<sub>L</sub> is the motor winding resistance. #### 8.2.3 Application Curve A. Channel 1 is the AIN1 input PWM signal, and channel 2 is the AIN2 input PWM signal. BIN1 and BIN2 follow the same pattern, but are shifted by 90° from AIN1 and AIN2 as shown in Figure 11. Channel 4 is the output current in the direction AOUT1 → AOUT2. In forward and reverse drive, the current rises until it hits the current chopping limit of 200 mA, and is regulated at that level with fixed-off time current chopping. Figure 12. ½ Stepping Operation (4) ### 9 Power Supply Recommendations The DRV8833C is designed to operate from an input voltage supply ( $V_M$ ) range between 2.7 to 10.8 V. A 10- $\mu$ F ceramic capacitor rated for $V_M$ must be placed as close to the DRV8833C as possible. #### 9.1 Sizing Bulk Capacitance for Motor Drive Systems Bulk capacitance sizing is an important factor in motor drive system design. It depends on a variety of factors including: - Type of power supply - Acceptable supply voltage ripple - · Parasitic inductance in the power supply wiring - Type of motor (brushed DC, brushless DC, stepper) - · Motor startup current - Motor braking method The inductance between the power supply and motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. Size the bulk capacitance to meet acceptable voltage ripple levels. The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate-sized bulk capacitor. Figure 13. Setup of Motor Drive System With External Power Supply #### 10 Layout #### 10.1 Layout Guidelines Bypass the $V_M$ terminal to GND using a low-ESR ceramic bypass capacitor with a recommended value of 10 $\mu$ F rated for $V_M$ . This capacitor should be placed as close to the $V_M$ pin as possible with a thick trace or ground plane connection to the device GND pin and PowerPAD. Bypass VINT to ground with a ceramic capacitor rated 6.3 V. Place this bypassing capacitor as close to the pin as possible. ### 10.2 Layout Example ## 11 器件和文档支持 ### 11.1 商标 PowerPAD is a trademark of Texas Instruments. #### 11.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 11.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 ### 12 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III (或类似的生命攸关医疗设备) 的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 应用 数字音频 通信与电信 放大器和线性器件 计算机及周边 数据转换器 消费电子 DLP® 产品 能源 DSP - 数字信号处理器 工业应用 时钟和计时器 医疗电子 接口 安防应用 逻辑 汽车电子 电源管理 视频和影像 微控制器 (MCU) RFID 系统 OMAP应用处理器 无线连通性 德州仪器在线技术支持社区 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DRV8833CPWP | ACTIVE | HTSSOP | PWP | 16 | 90 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | 8833C | Samples | | DRV8833CPWPR | ACTIVE | HTSSOP | PWP | 16 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | 8833C | Samples | | DRV8833CRTER | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 8833C | Samples | | DRV8833CRTET | ACTIVE | WQFN | RTE | 16 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 8833C | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** | 10-Dec-2020 | |-------------| |-------------| continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. - 5. Features may differ or may not be present. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. SMALL OUTLINE PACKAGE NOTES: (continued) <sup>11.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>12.</sup> Board assembly site may have different recommendations for stencil design. # RTE (S-PWQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. RTE (S-PWQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206446-8/U 08/15 NOTE: A. All linear dimensions are in millimeters ## RTE (S-PWQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司